Patents by Inventor Mohamed A. Ditali

Mohamed A. Ditali has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220230901
    Abstract: Containers for supporting one or more semiconductor devices therein may include walls positioned to at least partially surround a semiconductor device. At least one of the walls may include a radiation-shielding material. A support structure may be shaped, positioned, and configured to support the semiconductor device within the walls.
    Type: Application
    Filed: January 21, 2021
    Publication date: July 21, 2022
    Inventors: Mohamed A. Ditali, Andrew F. Laforge, Michael D. Leavitt, Anthony D. Veches
  • Patent number: 6887763
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Grant
    Filed: August 13, 2002
    Date of Patent: May 3, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Salman Akram, Mohamed A. Ditali
  • Publication number: 20040082134
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Application
    Filed: October 21, 2003
    Publication date: April 29, 2004
    Inventors: Salman Akram, Mohamed A. Ditali
  • Patent number: 6635540
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Grant
    Filed: May 2, 2002
    Date of Patent: October 21, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Salman Akram, Mohamed A. Ditali
  • Publication number: 20020192889
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Application
    Filed: August 13, 2002
    Publication date: December 19, 2002
    Inventors: Salman Akram, Mohamed A. Ditali
  • Publication number: 20020127813
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Application
    Filed: May 2, 2002
    Publication date: September 12, 2002
    Inventors: Salman Akram, Mohamed A. Ditali
  • Patent number: 6448143
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Grant
    Filed: April 25, 2001
    Date of Patent: September 10, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Salman Akram, Mohamed A. Ditali
  • Patent number: 6383881
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Grant
    Filed: April 24, 2001
    Date of Patent: May 7, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Salman Akram, Mohamed A. Ditali
  • Publication number: 20020025643
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Application
    Filed: April 25, 2001
    Publication date: February 28, 2002
    Inventors: Salman Akram, Mohamed A. Ditali
  • Publication number: 20020025642
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Application
    Filed: April 24, 2001
    Publication date: February 28, 2002
    Inventors: Salman Akram, Mohamed A. Ditali
  • Patent number: 6261913
    Abstract: A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
    Type: Grant
    Filed: August 23, 2000
    Date of Patent: July 17, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Salman Akram, Mohamed A. Ditali