Patents by Inventor Mohammad A. Al-Shyoukh
Mohammad A. Al-Shyoukh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8305059Abstract: One embodiment of the invention includes a regulator circuit that regulates a substantially constant magnitude of an output voltage at an output node. The circuit includes a master stage configured to set a first threshold voltage and a second threshold voltage. The first threshold voltage can have a magnitude that is greater than the second threshold voltage. The circuit also includes a charging follower stage configured to conduct a first current from a first power rail to the output node. The first current can increase in response to a transient decrease of the output voltage relative to the first threshold voltage. The circuit further includes a discharging follower stage configured to conduct a second current from the output node to a second power rail. The second current can increase in response to a transient increase of the output voltage relative to the second threshold voltage.Type: GrantFiled: December 30, 2008Date of Patent: November 6, 2012Assignee: Texas Instruments IncorporatedInventor: Mohammad A. Al-Shyoukh
-
Patent number: 7994819Abstract: One embodiment of the invention includes a level-shifter circuit. The circuit comprises a control stage that steers a current from one of a first control node and a second control node to the other of the first control node and the second control node based on an input signal to set a first initial voltage at the first control node and a second initial voltage at the second control node, the input signal having logic-high and logic-low voltage magnitudes that occupy a low voltage domain. The circuit also includes a logic driver that is coupled to the second control node and is referenced in a high voltage domain. The logic driver can be configured to provide an output signal having logic-high and logic-low voltage magnitudes that occupy the high voltage domain based on the second initial voltage.Type: GrantFiled: December 30, 2008Date of Patent: August 9, 2011Assignee: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Ayman A. Fayed
-
Patent number: 7923976Abstract: Embodiments of the present disclosure provide a fault protection circuit, a method of operating a fault protection circuit and a voltage regulator. In one embodiment, the fault protection circuit is for use with the voltage regulator and includes an output power section having first and second MOS transistors configured to provide a regulated voltage on an output node of the voltage regulator. The fault protection circuit also includes a gate pull-down section connected to the first and second MOS transistors and configured to provide a gate pull-down MOS transistor to limit a current through the first and second MOS transistors during a current overload fault condition on the output node.Type: GrantFiled: December 5, 2008Date of Patent: April 12, 2011Assignee: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Eric C. Blackall
-
Patent number: 7843183Abstract: A real time clock (RTC) voltage regulator, a method of regulating an RTC voltage and a power management integrated circuit (PMIC). In one embodiment, an RTC voltage regulator includes a current source configured to provide a first current and a voltage regulator having a common gate amplifier and a power device. The first current is employed to establish a reference voltage for the common gate amplifier and the common gate amplifier is configured to control the power device. The power device is configured to provide an RTC voltage for the common gate amplifier.Type: GrantFiled: December 20, 2007Date of Patent: November 30, 2010Assignee: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Marcus M. Martins, Dircere Martins, legal representative
-
Publication number: 20100164457Abstract: One embodiment of the invention includes a regulator circuit that regulates a substantially constant magnitude of an output voltage at an output node. The circuit includes a master stage configured to set a first threshold voltage and a second threshold voltage. The first threshold voltage can have a magnitude that is greater than the second threshold voltage. The circuit also includes a charging follower stage configured to conduct a first current from a first power rail to the output node. The first current can increase in response to a transient decrease of the output voltage relative to the first threshold voltage. The circuit further includes a discharging follower stage configured to conduct a second current from the output node to a second power rail. The second current can increase in response to a transient increase of the output voltage relative to the second threshold voltage.Type: ApplicationFiled: December 30, 2008Publication date: July 1, 2010Inventor: Mohammad A. Al-Shyoukh
-
Publication number: 20100117682Abstract: One embodiment of the invention includes a level-shifter circuit. The circuit comprises a control stage that steers a current from one of a first control node and a second control node to the other of the first control node and the second control node based on an input signal to set a first initial voltage at the first control node and a second initial voltage at the second control node, the input signal having logic-high and logic-low voltage magnitudes that occupy a low voltage domain. The circuit also includes a logic driver that is coupled to the second control node and is referenced in a high voltage domain. The logic driver can be configured to provide an output signal having logic-high and logic-low voltage magnitudes that occupy the high voltage domain based on the second initial voltage.Type: ApplicationFiled: December 30, 2008Publication date: May 13, 2010Inventors: Mohammad A. Al-Shyoukh, Ayman A. Fayed
-
Publication number: 20090289608Abstract: One embodiment of the present invention includes a system for providing a soft-start for a power regulator comprising a differential transistor pair that receives an input current and conducts a first current through a first transistor and a second current through a second transistor. One of the first and second current changes in response to a change in the other to maintain a sum of the first and second current being substantially equal to the input current. The system also comprises a comparator that provides an output signal based on a comparison of a first input voltage and a second input voltage associated with the first current and the second current, respectively. The system further comprises a current source activated by the output signal to charge a capacitor that increases a soft-start reference voltage associated with control of the power regulator and which controls the change in the other of the first and second current.Type: ApplicationFiled: November 6, 2007Publication date: November 26, 2009Inventor: Mohammad A. Al-Shyoukh
-
Patent number: 7619397Abstract: One embodiment of the present invention includes a system for providing a soft-start for a power regulator comprising a differential transistor pair that receives an input current and conducts a first current through a first transistor and a second current through a second transistor. One of the first and second current changes in response to a change in the other to maintain a sum of the first and second current being substantially equal to the input current. The system also comprises a comparator that provides an output signal based on a comparison of a first input voltage and a second input voltage associated with the first current and the second current, respectively. The system further comprises a current source activated by the output signal to charge a capacitor that increases a soft-start reference voltage associated with control of the power regulator and which controls the change in the other of the first and second current.Type: GrantFiled: November 6, 2007Date of Patent: November 17, 2009Assignee: Texas Instruments IncorporatedInventor: Mohammad A. Al-Shyoukh
-
Publication number: 20090167266Abstract: Embodiments of the present disclosure provide a fault protection circuit, a method of operating a fault protection circuit and a voltage regulator. In one embodiment, the fault protection circuit is for use with the voltage regulator and includes an output power section having first and second MOS transistors configured to provide a regulated voltage on an output node of the voltage regulator. The fault protection circuit also includes a gate pull-down section connected to the first and second MOS transistors and configured to provide a gate pull-down MOS transistor to limit a current through the first and second MOS transistors during a current overload fault condition on the output node.Type: ApplicationFiled: December 5, 2008Publication date: July 2, 2009Applicant: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Eric C. Blackall
-
Publication number: 20090160410Abstract: A real time clock (RTC) voltage regulator, a method of regulating an RTC voltage and a power management integrated circuit (PMIC). In one embodiment, an RTC voltage regulator includes a current source configured to provide a first current and a voltage regulator having a common gate amplifier and a power device. The first current is employed to establish a reference voltage for the common gate amplifier and the common gate amplifier is configured to control the power device. The power device is configured to provide an RTC voltage for the common gate amplifier.Type: ApplicationFiled: December 20, 2007Publication date: June 25, 2009Applicant: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Marcus M. Martins, Dircere Martins
-
Publication number: 20090115379Abstract: One embodiment of the present invention includes a system for providing a soft-start for a power regulator comprising a differential transistor pair that receives an input current and conducts a first current through a first transistor and a second current through a second transistor. One of the first and second current changes in response to a change in the other to maintain a sum of the first and second current being substantially equal to the input current. The system also comprises a comparator that provides an output signal based on a comparison of a first input voltage and a second input voltage associated with the first current and the second current, respectively. The system further comprises a current source activated by the output signal to charge a capacitor that increases a soft-start reference voltage associated with control of the power regulator and which controls the change in the other of the first and second current.Type: ApplicationFiled: November 6, 2007Publication date: May 7, 2009Inventor: Mohammad A. Al-Shyoukh
-
Patent number: 7459891Abstract: A low drop-out voltage regulator having soft-start. A low drop-out regulator circuit is provided having an input node, an output node, a power FET connected by a source and drain between the input node and the output node, and a feedback circuit having an output connected and providing a control signal to a gate of the power FET. A current limit circuit is configured to control the power FET to limit the current through it when the voltage across a controllable sense resistor connected to conduct a current representing the current through the power FET exceeds a predetermined limit value. At start-up, control unit provides a control signal to the controllable resistor to cause the resistance value of the controllable resistor to decrease incrementally in value at respective predetermined incremental times during a predetermined time interval.Type: GrantFiled: March 7, 2007Date of Patent: December 2, 2008Assignee: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Marcus M Martins, Devrim Yilmaz Aksin
-
Publication number: 20080284391Abstract: Embodiments of the present disclosure provide a fault protection circuit, a method of operating a fault protection circuit and a voltage regulator. In one embodiment, the fault protection circuit is for use with the voltage regulator and includes an output power section having first and second MOS transistors configured to provide a regulated voltage on an output node of the voltage regulator. The fault protection circuit also includes a gate pull-down section connected to the first and second MOS transistors and configured to provide a gate pull-down MOS transistor to limit a current through the first and second MOS transistors during a current overload fault condition on the output node.Type: ApplicationFiled: December 31, 2007Publication date: November 20, 2008Applicant: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Eric C. Blackall
-
Publication number: 20080136384Abstract: A voltage regulator circuit for a CAN transceiver has a preregulator circuit which reduces an input voltage to a maximum predetermined voltage. The preregulator circuit is built with diffused MOS (DMOS) or drain extended MOS (DEMOS) transistors or laterally diffused MOS (LDMOS) transistors that are usable with the higher input voltages. A main regulator is coupled to the preregulated voltage to generate the output voltage. The main regulator utilizes lower voltage but faster core transistors and is stable without a load capacitance.Type: ApplicationFiled: December 6, 2006Publication date: June 12, 2008Applicant: TEXAS INSTRUMENTS, INCORPORATEDInventors: Mohammad A Al-Shyoukh, Kannan Soundarapandian
-
Patent number: 7385440Abstract: A bootstrapped circuit for sampling inputs with a signal range greater than supply voltage includes: a bootstrapped switch coupled between an input node and an output node; a first transistor coupled to a control node of the bootstrapped switch; a first capacitor having a first end coupled to the first transistor; a second transistor coupled between the first transistor and a supply node, and having a control node coupled to a first clock signal node; a third transistor coupled between the first transistor and the supply node; a charge pump having an output coupled to a control node of the third transistor; a level shifter coupled to a second end of the first capacitor; a fourth transistor coupled between the supply node and a control node of the first transistor; and a fifth transistor coupled between the control node of the fourth transistor and the output of the charge pump and, having a control node coupled to the supply node; wherein the second end of the first capacitor can be charged to an input voltagType: GrantFiled: November 16, 2005Date of Patent: June 10, 2008Assignee: Texas Instruments IncorporatedInventors: Devrim Y. Aksin, Mohammad A. Al-Shyoukh
-
Patent number: 7274916Abstract: A differential signal receiver and method is disclosed. One embodiment relates to a receiver for receiving a differential signal. The receiver includes a first voltage-to-current converter that converts the voltage received at a first input to a first current, and a second voltage-to-current converter that converts a voltage signal received at a second input to a second current. A current subtractor provides a difference current of the first and second currents that is indicative of the differential signal.Type: GrantFiled: July 23, 2004Date of Patent: September 25, 2007Assignee: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Narasimhan R. Trichy
-
Publication number: 20070216383Abstract: A low drop-out voltage regulator having soft-start. A low drop-out regulator circuit is provided having an input node, an output node, a power FET connected by a source and drain between the input node and the output node, and a feedback circuit having an output connected and providing a control signal to a gate of the power FET. A current limit circuit is configured to control the power FET to limit the current through it when the voltage across a controllable sense resistor connected to conduct a current representing the current through the power FET exceeds a predetermined limit value. At start-up, control unit provides a control signal to the controllable resistor to cause the resistance value of the controllable resistor to decrease incrementally in value at respective predetermined incremental times during a predetermined time interval.Type: ApplicationFiled: March 7, 2007Publication date: September 20, 2007Applicant: TEXAS INSTRUMENTS, INCORPORATEDInventors: Mohammad A. Al-Shyoukh, Marcus M. Martins, Devrim Yilmaz Aksin
-
Patent number: 7253675Abstract: The bootstrapping circuit capable of sampling inputs beyond supply voltage includes: a bootstrapped switch MN20 coupled between an input node and an output node; a first transistor MP13 having a first end coupled to a control node of the bootstrapped switch MN20; a clock bootstrapped capacitor C13 having a first end coupled to a second end of the first transistor MP13; a second transistor MN27 coupled between the first end of the first transistor MP13 and a supply node, and having a control node coupled to a first clock signal node PHI; a third transistor MN26 coupled between the second end of the first transistor MP13 and the supply node; a charge pump having a first output coupled to a control node of the third transistor MN26; a level shifter having a first output coupled to a second end of the clock bootstrapped capacitor C13; a fourth transistor MN25 coupled between the supply node and a control node of the first transistor MP13, and having a control node coupled to a second output of the charge pump; aType: GrantFiled: June 22, 2005Date of Patent: August 7, 2007Assignee: Texas Instruments IncorporatedInventors: Devrim Y. Aksin, Mohammad A. Al-Shyoukh
-
Patent number: 7233275Abstract: An analog-to-digital converter device capable of measuring inputs beyond a supply voltage including: an N bit analog-to-digital converter powered by a supply voltage and a reference voltage; a range resolution stage capable of receiving inputs at higher voltages than the supply voltage, providing an input to the analog-to-digital converter, and outputting a logic value of one for the N+1th bit in response to an input signal higher than the reference voltage; and a bootstrapped input multiplexer stage for connecting low voltage input signals directly to the analog-to-digital converter and for connecting input signals that can exceed the supply voltage to the range resolution stage.Type: GrantFiled: November 16, 2005Date of Patent: June 19, 2007Assignee: Texas Instruments IncorporatedInventors: Devrim Y. Aksin, Mohammad A. Al-Shyoukh
-
Patent number: 7215202Abstract: One embodiment of the present invention may include a programmable gain amplifier comprising an input multiplexer operative to sequentially select input signals for amplification. The input signals may be chosen from a plurality of input signals based on a selection signal. The programmable gain amplifier may include at least one amplifier gain stage operative to apply a variable gain amount to a selected input signal. The programmable gain amplifier may further include a gain mapping component that controls the variable gain amount for each of the selected input signals.Type: GrantFiled: February 25, 2005Date of Patent: May 8, 2007Assignee: Texas Instruments IncorporatedInventors: Mohammad A. Al-Shyoukh, Alexander Teutsch