Patents by Inventor Mohan Mishra

Mohan Mishra has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7042030
    Abstract: The memory array contains two layers representing word lines of different rows. Each row contains multiple bit cells sharing the same word line. The two layers are stacked one on top of another to form a high density memory array.
    Type: Grant
    Filed: November 21, 2003
    Date of Patent: May 9, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Suresh Balasuramanian, Stephen Wayne Spriggs, George Jamison, Mohan Mishra
  • Patent number: 7016245
    Abstract: An actual sense amplifier senses a signal received on a bit line to generate a bit, and a latch latches the bit at a time point specified by a latch enable signal. A tracking circuit generates the latch enable signal in an appropriate time window. The tracking circuit may contain a dummy sense amplifier implemented similar to the actual sense amplifier and a dummy column from which the actual sense amplifier senses a signal received upon accessing the dummy memory array. The latch enable signal may be generated after the dummy sense amplifier generates a bit representing the sensed signal. The time taken by the dummy sense amplifier to generate the bit depends on the load offered by the dummy memory array. Accordingly, the dummy memory array is designed to offer sufficient load to ensure that the latch enable signal is generated in an appropriate time window.
    Type: Grant
    Filed: February 2, 2004
    Date of Patent: March 21, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Suresh Balasubramanian, Stephen Wayne Spriggs, Bryan D. Sheffield, Mohan Mishra
  • Patent number: 7012846
    Abstract: A sense amplifier which senses whether current is present on a bit line, and generates one logical value if current is present and another logical value if current is not present. As the sense amplifier can be implemented to generate such logical values with a current signal of low strength, memory arrays with correspondingly low drive strength can be implemented. As a result, memory systems which consume minimal power and having high density can be provided. In addition, as the sense amplifiers can operate without any reference signals, the implementation of sense amplifiers may be simplified.
    Type: Grant
    Filed: February 2, 2004
    Date of Patent: March 14, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Suresh Balasubramanian, Stephen Wayne Spriggs, Bryan D. Sheffield, Mohan Mishra
  • Publication number: 20050169077
    Abstract: A sense amplifier which senses whether current is present on a bit line, and generates one logical value if current is present and another logical value if current is not present. As the sense amplifier can be implemented to generate such logical values with a current signal of low strength, memory arrays with correspondingly low drive strength can be implemented. As a result, memory systems which consume minimal power and having high density can be provided. In addition, as the sense amplifiers can operate without any reference signals, the implementation of sense amplifiers may be simplified.
    Type: Application
    Filed: February 2, 2004
    Publication date: August 4, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Suresh Balasubramanian, Stephen Spriggs, Bryan Sheffield, Mohan Mishra
  • Publication number: 20050169078
    Abstract: An actual sense amplifier senses a signal received on a bit line to generate a bit, and a latch latches the bit at a time point specified by a latch enable signal. A tracking circuit generates the latch enable signal in an appropriate time window. The tracking circuit may contain a dummy sense amplifier implemented similar to the actual sense amplifier and a dummy column from which the actual sense amplifier senses a signal received upon accessing the dummy memory array. The latch enable signal may be generated after the dummy sense amplifier generates a bit representing the sensed signal. The time taken by the dummy sense amplifier to generate the bit depends on the load offered by the dummy memory array. Accordingly, the dummy memory array is designed to offer sufficient load to ensure that the latch enable signal is generated in an appropriate time window.
    Type: Application
    Filed: February 2, 2004
    Publication date: August 4, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Suresh Balasubramanian, Stephen Spriggs, Bryan Sheffield, Mohan Mishra
  • Publication number: 20050111250
    Abstract: The layers forming word lines of adjacent rows of a memory array are stacked (laid on each other). As a result, the density of the memory array is enhanced.
    Type: Application
    Filed: November 21, 2003
    Publication date: May 26, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Suresh Balasuramanian, Stephen Spriggs, George Jamison, Mohan Mishra