Patents by Inventor Mohan Nagar

Mohan Nagar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8736044
    Abstract: To minimize the warpage of an organic substrate that supports at least one electrical hardware component (e.g., a system-in-package module), a bottom surface of a lid is attached to a top surface of the electrical hardware component. The lid includes a leg that extends from the bottom surface of the lid towards a top surface of the substrate. A portion of the leg closest to the substrate may move relative to the substrate. As the lid warps, the lid does not also cause distortion of the substrate. The leg may be a flange that extends at least a portion of the width or at least a portion of the length of the lid, may be a post located at the perimeter of the lid, or may be any other portion extending from above the electrical component towards the substrate.
    Type: Grant
    Filed: July 26, 2010
    Date of Patent: May 27, 2014
    Assignee: Cisco Technology, Inc.
    Inventors: Mudasir Ahmad, Kuo-Chuan Liu, Mohan Nagar, Bangalore Shanker
  • Publication number: 20120018872
    Abstract: To minimize the warpage of an organic substrate that supports at least one electrical hardware component (e.g., a system-in-package module), a bottom surface of a lid is attached to a top surface of the electrical hardware component. The lid includes a leg that extends from the bottom surface of the lid towards a top surface of the substrate. A portion of the leg closest to the substrate may move relative to the substrate. As the lid warps, the lid does not also cause distortion of the substrate. The leg may be a flange that extends at least a portion of the width or at least a portion of the length of the lid, may be a post located at the perimeter of the lid, or may be any other portion extending from above the electrical component towards the substrate.
    Type: Application
    Filed: July 26, 2010
    Publication date: January 26, 2012
    Inventors: Mudasir Ahmad, Kuo-Chuan Liu, Mohan Nagar, Bangalore Shanker
  • Patent number: 7641776
    Abstract: A system and method increase yield from semiconductor wafer electroplating. The aspects include a semiconductor wafer, the semiconductor wafer comprising a plurality of die areas. A plating ring for holding the semiconductor wafer in position during electroplating is also included, the plating ring substantially surrounding a circumference of the semiconductor wafer and having a width that varies in order to avoid overlap near edge die areas of the semiconductor wafer.
    Type: Grant
    Filed: March 10, 2005
    Date of Patent: January 5, 2010
    Assignee: LSI Corporation
    Inventors: Mohan Nagar, Shirish Shah
  • Publication number: 20060201802
    Abstract: A system and method increase yield from semiconductor wafer electroplating. The aspects include a semiconductor wafer, the semiconductor wafer comprising a plurality of die areas. A plating ring for holding the semiconductor wafer in position during electroplating is also included, the plating ring substantially surrounding a circumference of the semiconductor wafer and having a width that varies in order to avoid overlap near edge die areas of the semiconductor wafer.
    Type: Application
    Filed: March 10, 2005
    Publication date: September 14, 2006
    Inventors: Mohan Nagar, Shirish Shah
  • Publication number: 20060099736
    Abstract: A method of underfilling an integrated circuit that is mounted to a first side of a package substrate having an opposing second side. A void is provided, which extends completely through the package substrate and is disposed under the integrated circuit. The package substrate is disposed with the second side up and the first side and the integrated circuit down. An underfill material is dispensed into the void on the second side of the package substrate. The underfill material thereby flows first through the void and then between the first side of the package substrate and the integrated circuit.
    Type: Application
    Filed: November 9, 2004
    Publication date: May 11, 2006
    Inventors: Mohan Nagar, Mukul Joshi, Shirish Shah
  • Patent number: 6946866
    Abstract: A tester head from a tester is used to mount a probe card. A DUT/load board has a socket which is configured to hold a substrate. Probe pins from the probe card make contact with bump pads on the substrate. Signal wires from the DUT/load board are fed to the tester, and the tester is connected to a DSO with a fast rise time signal head. During testing, a signal is launched using the DSO into a coaxial cable which is connected to the test head. The launched signal and the reflected signal are captured back by the DSO, and then fed into the tester. Using this data, post processing software is used to obtain the interconnect impedance versus time for the device (i.e., package) under test. The method and apparatus can be used in connection with both Flip Chip and Wire bonded products.
    Type: Grant
    Filed: July 15, 2003
    Date of Patent: September 20, 2005
    Assignee: LSI Logic Corporation
    Inventors: Aritharan Thurairajaratnam, Mohan Nagar, Anand Govind, Farshad Ghahghahi
  • Publication number: 20050062143
    Abstract: A packaged integrated circuit including a package substrate having electrical contacts for receiving an integrated circuit. The integrated circuit is electrically connected to the electrical contacts of the package substrate. A stiffener is mounted to the package substrate, where the stiffener has a non-orthogonal cut out in which the integrated circuit is disposed. The edges of the cut out are disposed at no greater a distance from the corners of the integrated circuit than they are from the sides of the integrated circuit.
    Type: Application
    Filed: November 2, 2004
    Publication date: March 24, 2005
    Inventors: Mukul Joshi, Mohan Nagar, Sarathy Rajagopalan
  • Publication number: 20040251925
    Abstract: A tester head from a tester is used to mount a probe card. A DUT/load board has a socket which is configured to hold a substrate. Probe pins from the probe card make contact with bump pads on the substrate. Signal wires from the DUT/load board are fed to the tester, and the tester is connected to a DSO with a fast rise time signal head. During testing, a signal is launched using the DSO into a coaxial cable which is connected to the test head. The launched signal and the reflected signal are captured back by the DSO, and then fed into the tester. Using this data, post processing software is used to obtain the interconnect impedance versus time for the device (i.e., package) under test. The method and apparatus can be used in connection with both Flip Chip and Wire bonded products.
    Type: Application
    Filed: July 15, 2003
    Publication date: December 16, 2004
    Inventors: Aritharan Thurairajaratnam, Mohan Nagar, Anand Govind, Farshad Ghahghahi