Patents by Inventor Mohan Rangan Govindaraj

Mohan Rangan Govindaraj has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10325055
    Abstract: This application discloses a computing system configured to determine a timing window for reception of a signal propagated through a victim channel in a circuit design, generate an aggressor window bump for each noise bump capable of being induced on the victim channel by one or more aggressor channels, determine a delta delay corresponding to the timing window for the signal propagated through the victim channel based, at least in part, on one or more of the aggressor window bump, and utilize the delta delay corresponding to the timing window for the signal to determine whether the victim channel operates within a timing constraint associated with the circuit design.
    Type: Grant
    Filed: April 3, 2015
    Date of Patent: June 18, 2019
    Assignee: Mentor Graphics Corporation
    Inventors: Dhananjay Kumar Griyage, Mohan Rangan Govindaraj
  • Publication number: 20160292344
    Abstract: This application discloses a computing system configured to determine a timing window for reception of a signal propagated through a victim channel in a circuit design, generate an aggressor window bump for each noise bump capable of being induced on the victim channel by one or more aggressor channels, determine a delta delay corresponding to the timing window for the signal propagated through the victim channel based, at least in part, on one or more of the aggressor window bump, and utilize the delta delay corresponding to the timing window for the signal to determine whether the victim channel operates within a timing constraint associated with the circuit design.
    Type: Application
    Filed: April 3, 2015
    Publication date: October 6, 2016
    Inventors: Dhananjay Kumar Griyage, Mohan Rangan Govindaraj
  • Patent number: 7451412
    Abstract: One embodiment of the present invention provides a system that speeds up timing analysis by reusing delays computed for isomorphic subcircuit. During operation, the system receives a circuit block to be analyzed, wherein the circuit block is in the form of a netlist. The system then subdivides the circuit block into a set of subcircuits. The subcircuits are then partitioned into equivalence classes, which contain subcircuits which are topologically isomorphic to each other. Next, the system performs a timing analysis by tracing paths through a timing graph for the circuit block. During this timing analysis, whenever a delay is required for a subcircuit, the system determines if a corresponding delay has been already computed for the equivalence class associated with the subcircuit. If so, the system reuses the delay. If not, the system computes the delay for the subcircuit, and then associates the computed delay with the equivalence class so that the computed delay can be reused for isomorphic subcircuits.
    Type: Grant
    Filed: August 4, 2005
    Date of Patent: November 11, 2008
    Assignee: Synopsys, Inc.
    Inventors: Larry G. Jones, Feng Li, Mohan Rangan Govindaraj, Bradley R. Roetcisoender, Michael G. Weaver