Patents by Inventor Monte R. Sanchez

Monte R. Sanchez has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220287179
    Abstract: An interconnect is provided that can comprise a recess formed in a body where the recess comprises an axial end wall and a side wall extending from the axial end wall. The interconnect can also comprise a distributed metallized layer disposed on the axial end wall and the side wall and a conductive compliant (CC) plug disposed within the recess to interface with the metallized layer. The CC plug can be configured to establish an electrical connection between a conductive pad disposed on the recess and a male conductive element inserted into the recess via the metallized layer.
    Type: Application
    Filed: March 4, 2021
    Publication date: September 8, 2022
    Inventors: Brandon W. Pillans, Robert Manley, Monte R. Sanchez
  • Patent number: 8963313
    Abstract: Integrating a semiconductor component with a substrate through a low loss interconnection formed through adaptive patterning includes forming a cavity in the substrate, placing the semiconductor component therein, filling a gap between the semiconductor component and substrate with a fill of same or similar dielectric constant as that of the substrate and adaptively patterning a low loss interconnection on the fill and extending between the contacts of the semiconductor component and the electrical traces on the substrate. The contacts and leads are located and adjoined using an adaptive patterning technique that places and forms a low loss radio frequency transmission line that compensates for any misalignment between the semiconductor component contacts and the substrate leads.
    Type: Grant
    Filed: December 22, 2011
    Date of Patent: February 24, 2015
    Assignee: Raytheon Company
    Inventors: Sankerlingam Rajendran, Monte R. Sanchez, Susan M. Eshelman, Douglas R. Gentry, Thomas A. Hanft
  • Publication number: 20130161782
    Abstract: Integrating a semiconductor component with a substrate through a low loss interconnection formed through adaptive patterning includes forming a cavity in the substrate, placing the semiconductor component therein, filling a gap between the semiconductor component and substrate with a fill of same or similar dielectric constant as that of the substrate and adaptively patterning a low loss interconnection on the fill and extending between the contacts of the semiconductor component and the electrical traces on the substrate. The contacts and leads are located and adjoined using an adaptive patterning technique that places and forms a low loss radio frequency transmission line that compensates for any misalignment between the semiconductor component contacts and the substrate leads.
    Type: Application
    Filed: December 22, 2011
    Publication date: June 27, 2013
    Applicant: RAYTHEON COMPANY
    Inventors: S. Rajendran, Monte R. Sanchez, Susan M. Eshelman, Douglas R. Gentry, Thomas A. Hanft