Patents by Inventor Moon Un Hyun

Moon Un Hyun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230386977
    Abstract: A semiconductor chip includes a body part having a front surface and a rear surface, a plurality of through electrodes penetrating the body part and arranged in a first direction in an array region, a plurality of front surface connection electrodes respectively coupled to the through electrodes over the front surface of the body part, and a plurality of rear surface connection electrodes respectively coupled to the through electrodes over the rear surface of the body part. The array region includes a central region and edge regions positioned on both sides of the central region in the first direction. A center of the front surface connection electrode and a center of the rear surface connection electrode that are positioned in each of the edge regions are positioned at a distance farther from the central region than a center of the corresponding through electrode.
    Type: Application
    Filed: August 15, 2023
    Publication date: November 30, 2023
    Applicant: SK hynix Inc.
    Inventors: Seung Hwan KIM, Hyun Chul SEO, Hyeong Seok CHOI, Moon Un HYUN
  • Patent number: 11764128
    Abstract: A semiconductor chip includes a body part having a front surface and a rear surface, a plurality of through electrodes penetrating the body part and arranged in a first direction in an array region, a plurality of front surface connection electrodes respectively coupled to the through electrodes over the front surface of the body part, and a plurality of rear surface connection electrodes respectively coupled to the through electrodes over the rear surface of the body part. The array region includes a central region and edge regions positioned on both sides of the central region in the first direction. A center of the front surface connection electrode and a center of the rear surface connection electrode that are positioned in each of the edge regions are positioned at a distance farther from the central region than a center of the corresponding through electrode.
    Type: Grant
    Filed: May 17, 2021
    Date of Patent: September 19, 2023
    Assignee: SK hynix Inc.
    Inventors: Seung Hwan Kim, Hyun Chul Seo, Hyeong Seok Choi, Moon Un Hyun
  • Publication number: 20220208648
    Abstract: A semiconductor chip includes a body part having a front surface and a rear surface, a plurality of through electrodes penetrating the body part and arranged in a first direction in an array region, a plurality of front surface connection electrodes respectively coupled to the through electrodes over the front surface of the body part, and a plurality of rear surface connection electrodes respectively coupled to the through electrodes over the rear surface of the body part. The array region includes a central region and edge regions positioned on both sides of the central region in the first direction. A center of the front surface connection electrode and a center of the rear surface connection electrode that are positioned in each of the edge regions are positioned at a distance farther from the central region than a center of the corresponding through electrode.
    Type: Application
    Filed: May 17, 2021
    Publication date: June 30, 2022
    Applicant: SK hynix Inc.
    Inventors: Seung Hwan KIM, Hyun Chul SEO, Hyeong Seok CHOI, Moon Un HYUN
  • Patent number: 9070691
    Abstract: A semiconductor package includes a substrate having a substrate body possessing a first region, a second region which is defined around the first region and a third region which is defined around the second region. Wiring lines are placed on the substrate body, and the wiring lines have first ends that extend to the third region. Connection patterns are placed in the third region and are electrically connected to the first ends of the wiring lines. A to semiconductor chip is disposed in the first region and is electrically connected to the respective wiring lines, and a molding member is disposed in the first and second regions and covers the semiconductor chip.
    Type: Grant
    Filed: July 25, 2014
    Date of Patent: June 30, 2015
    Assignee: SK HYNIX INC.
    Inventors: Jae Sung Oh, Moon Un Hyun, Jong Hyun Kim, Jin Ho Gwon
  • Publication number: 20140332946
    Abstract: A semiconductor package includes a substrate having a substrate body possessing a first region, a second region which is defined around the first region and a third region which is defined around the second region. Wiring lines are placed on the substrate body, and the wiring lines have first ends that extend to the third region. Connection patterns are placed in the third region and are electrically connected to the first ends of the wiring lines. A to semiconductor chip is disposed in the first region and is electrically connected to the respective wiring lines, and a molding member is disposed in the first and second regions and covers the semiconductor chip.
    Type: Application
    Filed: July 25, 2014
    Publication date: November 13, 2014
    Inventors: Jae Sung OH, Moon Un HYUN, Jong Hyun KIM, Jin Ho GWON
  • Patent number: 8823158
    Abstract: A semiconductor package includes a substrate having a substrate body possessing a first region, a second region which is defined around the first region and a third region which is defined around the second region. Wiring lines are placed on the substrate body, and the wiring lines have first ends that extend to the third region. Connection patterns are placed in the third region and are electrically connected to the first ends of the wiring lines. A semiconductor chip is disposed in the first region and is electrically connected to the respective wiring lines, and a molding member is disposed in the first and second regions and covers the semiconductor chip.
    Type: Grant
    Filed: September 28, 2012
    Date of Patent: September 2, 2014
    Assignee: SK Hynix Inc.
    Inventors: Jae Sung Oh, Moon Un Hyun, Jong Hyun Kim, Jin Ho Gwon, Dong You Kim, Ki Bon Cha
  • Patent number: 8299591
    Abstract: A semiconductor package includes a substrate having a substrate body possessing a first region, a second region which is defined around the first region and a third region which is defined around the second region. Wiring lines are placed on the substrate body, and the wiring lines have first ends that extend to the third region. Connection patterns are placed in the third region and are electrically connected to the first ends of the wiring lines. A semiconductor chip is disposed in the first region and is electrically connected to the respective wiring lines, and a molding member is disposed in the first and second regions and covers the semiconductor chip.
    Type: Grant
    Filed: December 31, 2008
    Date of Patent: October 30, 2012
    Assignees: Hynix Semiconductor Inc.
    Inventors: Jae Sung Oh, Moon Un Hyun, Jong Hyun Kim, Jin Ho Gwon, Dong You Kim, Ki Bon Cha
  • Publication number: 20100072598
    Abstract: A semiconductor package includes a substrate having a substrate body possessing a first region, a second region which is defined around the first region and a third region which is defined around the second region. Wiring lines are placed on the substrate body, and the wiring lines have first ends that extend to the third region. Connection patterns are placed in the third region and are electrically connected to the first ends of the wiring lines. A semiconductor chip is disposed in the first region and is electrically connected to the respective wiring lines, and a molding member is disposed in the first and second regions and covers the semiconductor chip.
    Type: Application
    Filed: December 31, 2008
    Publication date: March 25, 2010
    Inventors: Jae Sung OH, Moon Un HYUN, Jong Hyun KIM, Jin Ho Gwon, Dong You KIM, Ki Bon CHA