Patents by Inventor Motonari Honda

Motonari Honda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9577187
    Abstract: The present invention provides a memory element and a memory device realizing reduced variations in resistance values in an initial state or erase state of a plurality of memory elements and capable of retaining the resistance value in a write/erase state for writing/erasing operations of a plurality of times. The memory element includes a first electrode, a memory layer, and a second electrode in order. The memory layer has: an ion source layer containing at least one of chalcogen elements of tellurium (Te), sulfur (S), and selenium (Se) and at least one metal element selected from copper (Cu), silver (Ag), zinc (Zn), and zirconium (Zr); and two or more high-resistance layers having a resistance value higher than that of the ion source layer and having different compositions.
    Type: Grant
    Filed: July 24, 2015
    Date of Patent: February 21, 2017
    Assignee: SONY SEMICONDUCTOR SOLUTIONS CORPORATION
    Inventors: Akihiro Maesaka, Kazuhiro Ohba, Tetsuya Mizuguchi, Koji Miyata, Motonari Honda, Katsuhisa Aratani
  • Publication number: 20150333256
    Abstract: The present invention provides a memory element and a memory device realizing reduced variations in resistance values in an initial state or erase state of a plurality of memory elements and capable of retaining the resistance value in a write/erase state for writing/erasing operations of a plurality of times. The memory element includes a first electrode, a memory layer, and a second electrode in order. The memory layer has: an ion source layer containing at least one of chalcogen elements of tellurium (Te), sulfur (S), and selenium (Se) and at least one metal element selected from copper (Cu), silver (Ag), zinc (Zn), and zirconium (Zr); and two or more high-resistance layers having a resistance value higher than that of the ion source layer and having different compositions.
    Type: Application
    Filed: July 24, 2015
    Publication date: November 19, 2015
    Inventors: Akihiro Maesaka, Kazuhiro Ohba, Tetsuya Mizuguchi, Koji Miyata, Motonari Honda, Katsuhisa Aratani
  • Patent number: 9136470
    Abstract: The present invention provides a memory element and a memory device realizing reduced variations in resistance values in an initial state or erase state of a plurality of memory elements and capable of retaining the resistance value in a write/erase state for writing/erasing operations of a plurality of times. The memory element includes a first electrode, a memory layer, and a second electrode in order. The memory layer has: an ion source layer containing at least one of chalcogen elements of tellurium (Te), sulfur (S), and selenium (Se) and at least one metal element selected from copper (Cu), silver (Ag), zinc (Zn), and zirconium (Zr); and two or more high-resistance layers having a resistance value higher than that of the ion source layer and having different compositions.
    Type: Grant
    Filed: December 1, 2010
    Date of Patent: September 15, 2015
    Assignee: SONY CORPORATION
    Inventors: Akihiro Maesaka, Kazuhiro Ohba, Tetsuya Mizuguchi, Koji Miyata, Motonari Honda, Katsuhisa Aratani
  • Patent number: 8952348
    Abstract: A nonvolatile memory device group includes: (A) a first insulating layer; (B) a second insulating layer that has a first concavity and a second concavity communicating with the first concavity and having a width larger than that of the first concavity and that is disposed on the first insulating layer; (C) a plurality of electrodes that are disposed in the first insulating layer and the top surface of which is exposed from the bottom surface of the first concavity; (D) an information storage layer that is formed on the side walls and the bottom surfaces of the first concavity and the second concavity; and (E) a conductive material layer that is filled in a space surrounded with the information storage layer in the second concavity.
    Type: Grant
    Filed: July 17, 2013
    Date of Patent: February 10, 2015
    Assignee: Sony Corporation
    Inventors: Jun Sumino, Motonari Honda
  • Patent number: 8693234
    Abstract: A memory unit includes memory elements and a drive section. In executing a first operation out of the first operation for changing resistance state of the memory element from one resistance state out of low resistance state and high resistance state to the other resistance state and a second operation for changing the resistance state of the memory element from the other resistance state to the one resistance state, the drive section performs stepwise operation, in which the drive section repeatedly performs, at least one time, a step in which strong stress application step for applying a stress for performing the first operation to the memory element as the drive target relatively strongly is performed and subsequently weak stress application step for applying a stress for performing the second operation to the memory element as the drive target relatively weakly is performed, and subsequently performs the strong stress application step.
    Type: Grant
    Filed: February 1, 2012
    Date of Patent: April 8, 2014
    Assignee: Sony Corporation
    Inventor: Motonari Honda
  • Publication number: 20130341582
    Abstract: A nonvolatile memory device group includes: (A) a first insulating layer; (B) a second insulating layer that has a first concavity and a second concavity communicating with the first concavity and having a width larger than that of the first concavity and that is disposed on the first insulating layer; (C) a plurality of electrodes that are disposed in the first insulating layer and the top surface of which is exposed from the bottom surface of the first concavity; (D) an information storage layer that is formed on the side walls and the bottom surfaces of the first concavity and the second concavity; and (E) a conductive material layer that is filled in a space surrounded with the information storage layer in the second concavity.
    Type: Application
    Filed: July 17, 2013
    Publication date: December 26, 2013
    Applicant: Sony Corporation
    Inventors: Jun Sumino, Motonari Honda
  • Patent number: 8519377
    Abstract: A nonvolatile memory device group includes: (A) a first insulating layer; (B) a second insulating layer that has a first concavity and a second concavity communicating with the first concavity and having a width larger than that of the first concavity and that is disposed on the first insulating layer; (C) a plurality of electrodes that are disposed in the first insulating layer and the top surface of which is exposed from the bottom surface of the first concavity; (D) an information storage layer that is formed on the side walls and the bottom surfaces of the first concavity and the second concavity; and (E) a conductive material layer that is filled in a space surrounded with the information storage layer in the second concavity.
    Type: Grant
    Filed: October 4, 2011
    Date of Patent: August 27, 2013
    Assignee: Sony Corporation
    Inventors: Jun Sumino, Motonari Honda
  • Publication number: 20120201069
    Abstract: A memory unit includes memory elements and a drive section. In executing a first operation out of the first operation for changing resistance state of the memory element from one resistance state out of low resistance state and high resistance state to the other resistance state and a second operation for changing the resistance state of the memory element from the other resistance state to the one resistance state, the drive section performs stepwise operation, in which the drive section repeatedly performs, at least one time, a step in which strong stress application step for applying a stress for performing the first operation to the memory element as the drive target relatively strongly is performed and subsequently weak stress application step for applying a stress for performing the second operation to the memory element as the drive target relatively weakly is performed, and subsequently performs the strong stress application step.
    Type: Application
    Filed: February 1, 2012
    Publication date: August 9, 2012
    Applicant: SONY CORPORATION
    Inventor: Motonari Honda
  • Publication number: 20120091415
    Abstract: A nonvolatile memory device group includes: (A) a first insulating layer; (B) a second insulating layer that has a first concavity and a second concavity communicating with the first concavity and having a width larger than that of the first concavity and that is disposed on the first insulating layer; (C) a plurality of electrodes that are disposed in the first insulating layer and the top surface of which is exposed from the bottom surface of the first concavity; (D) an information storage layer that is formed on the side walls and the bottom surfaces of the first concavity and the second concavity; and (E) a conductive material layer that is filled in a space surrounded with the information storage layer in the second concavity.
    Type: Application
    Filed: October 4, 2011
    Publication date: April 19, 2012
    Applicant: SONY CORPORATION
    Inventors: Jun Sumino, Motonari Honda
  • Publication number: 20110140065
    Abstract: The present invention provides a memory element and a memory device realizing reduced variations in resistance values in an initial state or erase state of a plurality of memory elements and capable of retaining the resistance value in a write/erase state for writing/erasing operations of a plurality of times. The memory element includes a first electrode, a memory layer, and a second electrode in order. The memory layer has: an ion source layer containing at least one of chalcogen elements of tellurium (Te), sulfur (S), and selenium (Se) and at least one metal element selected from copper (Cu), silver (Ag), zinc (Zn), and zirconium (Zr); and two or more high-resistance layers having a resistance value higher than that of the ion source layer and having different compositions.
    Type: Application
    Filed: December 1, 2010
    Publication date: June 16, 2011
    Applicant: SONY CORPORATION
    Inventors: Akihiro Maesaka, Kazuhiro Ohba, Tetsuya Mizuguchi, Koji Miyata, Motonari Honda, Katsuhisa Aratani
  • Publication number: 20070138501
    Abstract: A semiconductor device has a thyristor including a first region of a first conduction type, a second region of a second conduction type opposite to the first conduction type, a third region of the first conduction type, and a fourth region of the second conduction type, in sequential junction, and has a gate electrode at the third region, wherein the second region is formed in a semiconductor substrate, and the first region is formed over the second region. A part of the region of a thyristor is thus provided with a laminate structure, whereby a reduction in element area can be achieved, and an enhanced punch-through resistance can be attained.
    Type: Application
    Filed: December 11, 2006
    Publication date: June 21, 2007
    Applicant: Sony Corporation
    Inventors: Taro Sugizaki, Motoaki Nakamura, Motonari Honda
  • Patent number: RE46636
    Abstract: A nonvolatile memory device group includes: (A) a first insulating layer; (B) a second insulating layer that has a first concavity and a second concavity communicating with the first concavity and having a width larger than that of the first concavity and that is disposed on the first insulating layer; (C) a plurality of electrodes that are disposed in the first insulating layer and the top surface of which is exposed from the bottom surface of the first concavity; (D) an information storage layer that is formed on the side walls and the bottom surfaces of the first concavity and the second concavity; and (E) a conductive material layer that is filled in a space surrounded with the information storage layer in the second concavity.
    Type: Grant
    Filed: August 26, 2015
    Date of Patent: December 12, 2017
    Assignee: SONY CORPORATION
    Inventors: Jun Sumino, Motonari Honda