Patents by Inventor Muralidhar Krishnamoorthy

Muralidhar Krishnamoorthy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11029748
    Abstract: Systems, methods, and apparatus for adaptively modifying latency times governing entry of a PCIe interface into low power states are described. A method performed by a controller of a PCIe interface includes determining that a burst of data is being transmitted on a PCIe link, configuring a timer to signal when an entry latency period has elapsed after determining that a PCIe link has entered an idle state, causing one or more circuits of the PCIe interface to enter a low-power state when the timer signals that the entry latency period has elapsed before the PCIe link becomes active, and increasing the entry latency period when a number of entries of the PCIe interface to the low-power state that occurs during transmission of the burst of data exceeds a threshold maximum number.
    Type: Grant
    Filed: March 15, 2016
    Date of Patent: June 8, 2021
    Assignee: QUALCOMM Incorporated
    Inventors: Neven Klacar, Muralidhar Krishnamoorthy, Hariharan Sukumar
  • Publication number: 20170269675
    Abstract: Systems, methods, and apparatus for adaptively modifying latency times governing entry of a PCIe interface into low power states are described. A method performed by a controller of a PCIe interface includes determining that a burst of data is being transmitted on a PCIe link, configuring a timer to signal when an entry latency period has elapsed after determining that a PCIe link has entered an idle state, causing one or more circuits of the PCIe interface to enter a low-power state when the timer signals that the entry latency period has elapsed before the PCIe link becomes active, and increasing the entry latency period when a number of entries of the PCIe interface to the low-power state that occurs during transmission of the burst of data exceeds a threshold maximum number.
    Type: Application
    Filed: March 15, 2016
    Publication date: September 21, 2017
    Inventors: Neven Klacar, Muralidhar Krishnamoorthy, Hariharan Sukumar
  • Publication number: 20150373566
    Abstract: A method, an apparatus, and a computer program product for wireless communication are provided. The apparatus may be a modem. The apparatus detects reception of a low latency data packet. The apparatus starts a data activity timer determined based on the detection of the reception of the low latency data packet. The apparatus sends a disable low power message from the apparatus to a host device to disable a low power state of a link between the apparatus and the host device based on a duration of the data activity timer.
    Type: Application
    Filed: June 18, 2015
    Publication date: December 24, 2015
    Inventors: Roshan PIUS, Alok MITRA, Shailesh MAHESHWARI, Vanitha Aravamudhan KUMAR, Muralidhar KRISHNAMOORTHY, Sriram Nagesh NOOKALA
  • Publication number: 20130042043
    Abstract: An arbiter detects waiting states of N buffers holding direct memory access (DMA) requests, and detects an availability of R core channels of a core R-channel DMA memory. The arbiter, based on the detection, dynamically grants up to R of the N buffers access to the R core channels. An N-to-R controller communicates DMA requests from the N buffers to currently granted ones of the R core channels, and maintains a location record of different data from each of the N buffers being written into different ones of the R core channels.
    Type: Application
    Filed: August 8, 2011
    Publication date: February 14, 2013
    Applicant: QUALCOMM INCORPORATED
    Inventors: Guanghui Zhang, Muralidhar Krishnamoorthy, Tomer Rafael Ben-Chen, Srinivas Maddali