Patents by Inventor Nace Rossi

Nace Rossi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070278539
    Abstract: A semiconductor device is described that operates as an improved junction field effect transistor (JFET). A bipolar transistor with a collector region, a base region, an emitter region, a first base contact, and a second base contact insulated from the first base contact, has the base region lightly doped to about a 1E16 to 5E17 atoms/cm3 doping level. A connection is provided between the emitter region and the collector region to act as a JFET gate contact for the bipolar transistor. The semiconductor device operates as an improved JFET with the first base contact being a drain contact and the second base contact being a source contact. A method for manufacture of an improved JFET on a chip containing conventional bipolar devices is also described. The improved JFET is shown being used with a write head in a disk drive system for providing electrostatic discharge protection.
    Type: Application
    Filed: June 2, 2006
    Publication date: December 6, 2007
    Applicant: Agere Systems Inc.
    Inventors: Mark Victor Dyson, Nace Rossi, Ranbir Singh
  • Patent number: 7279393
    Abstract: The present invention provides a trench isolation structure, a method for manufacturing a trench isolation structure, and a method for manufacturing an integrated circuit including the trench isolation structure. In one aspect, the method includes forming a hardmask over a substrate, etching a trench in the substrate through the hardmask, forming a liner in the trench, depositing an interfacial layer over the liner within the trench and over the hardmask and filling the trench with a dielectric material.
    Type: Grant
    Filed: September 29, 2004
    Date of Patent: October 9, 2007
    Assignee: Agere Systems Inc.
    Inventors: Arun Nanda, Nace Rossi, Ranbir Singh
  • Publication number: 20070202642
    Abstract: A method for forming BiCMOS integrated circuits and structures formed according to the method. After forming doped wells and gate stacks for the CMOS devices and collector and base regions for the bipolar junction transistor, an emitter layer is formed within an emitter window. A dielectric material layer is formed over the emitter layer and remains in place during etching of the emitter layer and removal of the etch mask. The dielectric material layer further remains in place during source/drain implant doping and activation of the implanted source/drain dopants. The dielectric material layer functions as a thermal barrier, to limit out-diffusion of the emitter dopants during the activation step.
    Type: Application
    Filed: February 24, 2006
    Publication date: August 30, 2007
    Inventors: Arun Nanda, Venkat Raghavan, Nace Rossi
  • Publication number: 20070190803
    Abstract: The present invention provides an interconnect that can be employed in an integrated circuit. The interconnect includes a metal line located over a substrate, a dielectric layer located over the metal line, and an interconnect located in the dielectric layer, including a landed portion located over the metal line and an unlanded portion located along at least a portion of a lateral edge of the metal line. The unlanded portion is at least partially filled with a polymer, and the landed portion is substantially filled with a conductive material. A method for manufacturing the interconnect is also provided.
    Type: Application
    Filed: April 20, 2007
    Publication date: August 16, 2007
    Applicant: Agere Systems Inc.
    Inventors: Ranbir Singh, Sen Sidhartha, Nace Rossi
  • Patent number: 7247556
    Abstract: A method of fabricating an integrated circuit (IC), during which wafer warpage is controlled by appropriately controlling intrinsic stresses in one or more service layers of the layer stack of the IC's multilevel interconnect structure. In one embodiment, each interconnect level of the multilevel interconnect structure has a dielectric layer, a conducting layer formed over the dielectric layer, and a service anti-reflective coating (ARC) layer formed over the conducting layer. Each ARC layer is formed from silicon oxynitride such that at least two ARC layers corresponding to different interconnect levels have different intrinsic stresses. The amount of intrinsic stress in each ARC layer is controlled, e.g., through the control of temperature and/or gas composition during the layer deposition.
    Type: Grant
    Filed: February 28, 2005
    Date of Patent: July 24, 2007
    Assignee: Agere Systems Inc.
    Inventors: Arun K. Nanda, Nace Rossi
  • Publication number: 20070152294
    Abstract: In a semiconductor substrate, a shallow trench isolation structure having a dielectric material disposed in voids of a trench-fill material and a method for forming the shallow trench isolation structure. The voids may be formed during a wet clean process after the dielectric material is formed in the trench. A conformal silicon nitride layer is formed over the substrate and in the voids. After removal of the silicon nitride layer, the voids are at least partially filled by the silicon nitride material.
    Type: Application
    Filed: December 29, 2005
    Publication date: July 5, 2007
    Inventors: Arun Nanda, Nace Rossi, Ranbir Singh
  • Patent number: 7235489
    Abstract: The present invention provides an interconnect that can be employed in an integrated circuit. The interconnect includes a metal line located over a substrate, a dielectric layer located over the metal line, and an interconnect located in the dielectric layer, including a landed portion located over the metal line and an unlanded portion located along at least a portion of a lateral edge of the metal line. The unlanded portion is at least partially filled with a polymer, and the landed portion is substantially filled with a conductive material. A method for manufacturing the interconnect is also provided.
    Type: Grant
    Filed: May 21, 2004
    Date of Patent: June 26, 2007
    Assignee: Agere Systems Inc.
    Inventors: Ranbir Singh, Sen Sidhartha, Nace Rossi
  • Publication number: 20070066074
    Abstract: A shallow trench isolation structure having a negative taper angle and a method for forming same. A silicon nitride layer formed over a semiconductor substrate is etched according to a plasma etch process to form a first opening therein having sidewalls that present a negative taper angle. The substrate is etched to form a trench therein underlying the first opening. Silicon dioxide fills both the opening and the trench to form the shallow trench isolation structure, with the silicon dioxide in the opening exhibiting a negative taper angle to avoid formation of conductive stringers during subsequent process steps.
    Type: Application
    Filed: September 19, 2005
    Publication date: March 22, 2007
    Inventors: Nace Rossi, Ranbir Singh, Arun Nanda
  • Publication number: 20060286739
    Abstract: A shallow trench isolation structure having a negative taper angle. A graded doped sacrificial layer is formed over a semiconductor substrate and etched to form a first trench therein having trench sidewalls that present a negative taper angle. The substrate is also etched to form a second trench therein overlying the first trench. Silicon dioxide fills both the first and the second trenches to form the shallow trench isolation structure, with the silicon dioxide in the first trench exhibiting a negative taper angle to avoid formation of polysilicon stringers during a gate polysilicon deposition.
    Type: Application
    Filed: June 15, 2005
    Publication date: December 21, 2006
    Inventors: Nace Rossi, Ranbir Singh, Arun Nanda
  • Patent number: 7141486
    Abstract: A shallow trench isolation structure having a negative taper angle. A graded doped sacrificial layer is formed over a semiconductor substrate and etched to form a first trench therein having trench sidewalls that present a negative taper angle. The substrate is also etched to form a second trench therein overlying the first trench. Silicon dioxide fills both the first and the second trenches to form the shallow trench isolation structure, with the silicon dioxide in the first trench exhibiting a negative taper angle to avoid formation of polysilicon stringers during a gate polysilicon deposition.
    Type: Grant
    Filed: June 15, 2005
    Date of Patent: November 28, 2006
    Assignee: Agere Systems Inc.
    Inventors: Nace Rossi, Ranbir Singh, Arun K. Nanda
  • Publication number: 20060194428
    Abstract: A method of fabricating an integrated circuit (IC), during which wafer warpage is controlled by appropriately controlling intrinsic stresses in one or more service layers of the layer stack of the IC's multilevel interconnect structure. In one embodiment, each interconnect level of the multilevel interconnect structure has a dielectric layer, a conducting layer formed over the dielectric layer, and a service anti-reflective coating (ARC) layer formed over the conducting layer. Each ARC layer is formed from silicon oxynitride such that at least two ARC layers corresponding to different interconnect levels have different intrinsic stresses. The amount of intrinsic stress in each ARC layer is controlled, e.g., through the control of temperature and/or gas composition during the layer deposition.
    Type: Application
    Filed: February 28, 2005
    Publication date: August 31, 2006
    Inventors: Arun Nanda, Nace Rossi
  • Publication number: 20060068562
    Abstract: The present invention provides a trench isolation structure, a method for manufacturing a trench isolation structure, and a method for manufacturing an integrated circuit including the trench isolation structure. In one aspect, the method includes forming a hardmask over a substrate, etching a trench in the substrate through the hardmask, forming a liner in the trench, depositing an interfacial layer over the liner within the trench and over the hardmask and filling the trench with a dielectric material.
    Type: Application
    Filed: September 29, 2004
    Publication date: March 30, 2006
    Applicant: Agere Systems Inc.
    Inventors: Arun Nanda, Nace Rossi, Ranbir Singh
  • Patent number: 7005724
    Abstract: The present invention provides a semiconductor device, a method of manufacture therefor, and an integrated circuit including the aforementioned semiconductor device. The semiconductor device, in accordance with the principles of the present invention, may include a substrate, and a graded capping layer located over the substrate, wherein the graded capping layer includes at least two different layers, wherein first and second layers of the at least two different layers have different stress values.
    Type: Grant
    Filed: February 13, 2004
    Date of Patent: February 28, 2006
    Assignee: Agere Systems Inc.
    Inventors: Nace Rossi, Alvaro Maury
  • Publication number: 20050282372
    Abstract: The present invention provides a semiconductor device, a method of manufacture therefor, and an integrated circuit including the aforementioned semiconductor device. The semiconductor device, in accordance with the principles of the present invention, may include a substrate, and a graded capping layer located over the substrate, wherein the graded capping layer includes at least two different layers, wherein first and second layers of the at least two different layers have different stress values.
    Type: Application
    Filed: June 27, 2005
    Publication date: December 22, 2005
    Applicant: Agere Systems Inc.
    Inventors: Nace Rossi, Alvaro Maury
  • Publication number: 20050269709
    Abstract: The present invention provides an interconnect structure, a method of manufacture therefor, and an integrated circuit including the same. The interconnect structure, among other elements, may include a tungsten nitride layer located within an opening in a dielectric layer, and a conductive plug located over the tungsten nitride layer and within the opening. Thus, in certain embodiments the present invention is free of a titanium/titanium nitride layer, and any defects associated with those layers.
    Type: Application
    Filed: June 3, 2004
    Publication date: December 8, 2005
    Applicant: Agere Systems Inc.
    Inventors: Sailesh Merchant, Arun Nanda, Nace Rossi
  • Publication number: 20050260843
    Abstract: The present invention provides an interconnect that can be employed in an integrated circuit. The interconnect includes a metal line located over a substrate, a dielectric layer located over the metal line, and an interconnect located in the dielectric layer, including a landed portion located over the metal line and an unlanded portion located along at least a portion of a lateral edge of the metal line. The unlanded portion is at least partially filled with a polymer, and the landed portion is substantially filled with a conductive material. A method for manufacturing the interconnect is also provided.
    Type: Application
    Filed: May 21, 2004
    Publication date: November 24, 2005
    Applicant: Agere Systems Inc.
    Inventors: Ranbir Singh, Sen Sidhartha, Nace Rossi
  • Publication number: 20050179115
    Abstract: The present invention provides a semiconductor device, a method of manufacture therefor, and an integrated circuit including the semiconductor device. The semiconductor device, in one particularly advantageous embodiment, includes a multi layer etch stop located over a substrate, wherein the multi layer etch stop has a first insulative layer and a second silicon-rich nitride layer located over the first insulative layer. Located over the multi layer etch stop is a dielectric layer having an opening formed therein that extends through at least a portion of the multi layer etch stop. A conductive plug is typically located within the opening, wherein an insulative spacer is located between the conductive plug and the second silicon-rich nitride layer.
    Type: Application
    Filed: February 13, 2004
    Publication date: August 18, 2005
    Applicant: Agere Systems Inc.
    Inventors: Nace Rossi, Alvaro Maury
  • Publication number: 20050179116
    Abstract: The present invention provides a semiconductor device, a method of manufacture therefor, and an integrated circuit including the aforementioned semiconductor device. The semiconductor device, in accordance with the principles of the present invention, may include a substrate, and a graded capping layer located over the substrate, wherein the graded capping layer includes at least two different layers, wherein first and second layers of the at least two different layers have different stress values.
    Type: Application
    Filed: February 13, 2004
    Publication date: August 18, 2005
    Applicant: Agere Systems Inc.
    Inventors: Nace Rossi, Alvaro Maury