Patents by Inventor Nagaraj V. Dixit

Nagaraj V. Dixit has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10382078
    Abstract: At least some embodiments are directed to a receiver system that comprises a first oscillation module configured to provide oscillating signals of differing frequencies and a second oscillation module configured to provide other oscillating signals of the differing frequencies. The second oscillation module is configured to produce less noise than the first oscillation module. A controller is coupled to the first and second oscillation modules and configured to selectively activate and deactivate each of the first and second oscillation modules based on signal strengths of primary signals received via a wireless medium and based on signal strengths of interference signals received via the wireless medium.
    Type: Grant
    Filed: April 13, 2017
    Date of Patent: August 13, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Subhashish Mukherjee, Yogesh Darwhekar, Nagaraj V. Dixit, Raghu Ganesan
  • Publication number: 20170302310
    Abstract: At least some embodiments are directed to a receiver system that comprises a first oscillation module configured to provide oscillating signals of differing frequencies and a second oscillation module configured to provide other oscillating signals of the differing frequencies. The second oscillation module is configured to produce less noise than the first oscillation module. A controller is coupled to the first and second oscillation modules and configured to selectively activate and deactivate each of the first and second oscillation modules based on signal strengths of primary signals received via a wireless medium and based on signal strengths of interference signals received via the wireless medium.
    Type: Application
    Filed: April 13, 2017
    Publication date: October 19, 2017
    Inventors: Subhashish MUKHERJEE, Yogesh DARWHEKAR, Nagaraj V. DIXIT, Raghu GANESAN
  • Patent number: 7564303
    Abstract: A semiconductor power device comprises a flange, a die having a gate, a source, and a drain. The source is electrically coupled to the flange. A drain matching circuit is located on the flange having an input, an output and a bias input, the input being coupled with the drain. The drain matching circuit comprises an inductor coupled in series with a first capacitor between the drain and flange and a second capacitor arranged next to the first capacitor, wherein the second capacitor is coupled with the bias input and in parallel with the first capacitor through a second inductor. An input terminal is mechanically coupled to the flange and electrically coupled with the gate, an output terminal is mechanically coupled to the flange and electrically coupled with the output of the drain matching circuit, and an input bias terminal is mechanically coupled to the flange and electrically coupled with the drain through the bias input.
    Type: Grant
    Filed: July 26, 2005
    Date of Patent: July 21, 2009
    Assignee: Infineon Technologies AG
    Inventors: Prasanth Perugupalli, Stan Lopuch, Nagaraj V. Dixit
  • Patent number: 7372334
    Abstract: A power transistor, having: a semiconductor having an electrode formed thereon, wherein the electrode comprises a plurality of interdigitated transistors each having input and output terminals; a first output blocking capacitor having a first terminal electrically coupled to the output terminals of the interdigitated transistors of the semiconductor and a second terminal electrically coupled to ground; and a second output blocking capacitor having a first terminal electrically coupled to the first terminal of the first output blocking capacitor and a second terminal electrically coupled to ground.
    Type: Grant
    Filed: July 26, 2005
    Date of Patent: May 13, 2008
    Assignee: Infineon Technologies AG
    Inventors: Cindy Blair, Tan Pham, Nagaraj V. Dixit, Thomas Moller
  • Patent number: 6734728
    Abstract: Conventional broadband RF power amplifiers use a ¼ wavelength transmission line to decouple the gate bias DC source from the gate circuitry and a second ¼ wavelength transmission line to decouple the drain bias DC source from the drain circuitry, taking up considerable printed circuit board space. A novel broadband RF power amplifier uses a transistor with separate terminals for injection of gate bias and drain bias DC sources, eliminating the need for ¼ wavelength transmission lines, thereby freeing up space and allowing higher density packaging. The power amplifier transistor can be implemented with a single die circuit or multiple die circuits operating in parallel.
    Type: Grant
    Filed: December 19, 2002
    Date of Patent: May 11, 2004
    Assignee: Infineon Technologies North America Corp.
    Inventors: Larry Leighton, Prasanth Perugupalli, Nagaraj V. Dixit, Gordon C. Ma
  • Patent number: 6573796
    Abstract: Disclosed are systems and methods for automatic biasing of LDMOS devices at turn-on. The invention provides bias point setting with compensation for hot carrier effects each time the LDMOS device is turned on and also provides temperature compensation during operation of the device. The systems and methods of the invention are scalable such that a plurality of LDMOS devices may simultaneously have their bias points set, and temperature compensation provided.
    Type: Grant
    Filed: September 24, 2001
    Date of Patent: June 3, 2003
    Assignee: Infineon Technologies AG
    Inventors: Cynthia Blair, Robert Bartola, Nagaraj V. Dixit
  • Publication number: 20030058051
    Abstract: Disclosed are systems and methods for automatic biasing of LDMOS devices at turn-on. The invention provides bias point setting with compensation for hot carrier effects each time the LDMOS device is turned on and also provides temperature compensation during operation of the device. The systems and methods of the invention are scalable such that a plurality of LDMOS devices may simultaneously have their bias points set, and temperature compensation provided.
    Type: Application
    Filed: September 24, 2001
    Publication date: March 27, 2003
    Inventors: Cynthia Blair, Robert Bartola, Nagaraj V. Dixit
  • Publication number: 20020134993
    Abstract: A method for manufacturing a power transistor circuit includes securing a die to a substrate, the die comprising a transistor having an input terminal and an output terminal. One or more performance characteristics of the transistor are measured. Using one or more wire sets, the transistor input terminal is electrically connected to one or more input matching elements and an input signal lead. The impedance of the one or more wire sets, (as determined by selecting a desired number and/or length of the wires in each set, is selected based at least in part on the measured transistor performance characteristic(s). Similarly, using one or more additional wire sets, the transistor output terminal is electrically connected to one or more output matching elements and an output signal lead, wherein the impedance of the additional wire sets is selected based at least in part on the measured transistor performance characteristic(s).
    Type: Application
    Filed: March 20, 2001
    Publication date: September 26, 2002
    Applicant: Ericsson Inc.
    Inventors: Larry Leighton, Prasanth Perugupalli, Nagaraj V. Dixit, Tom Moller