Patents by Inventor Nameeta Krenz

Nameeta Krenz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7630159
    Abstract: An apparatus and method for determining a resistance of a magneto-resistive head. A current drawn by the head, in response to a fixed bias voltage across the head, is converted to a zero temperature coefficient current such that when supplied to a resistor connected to an input terminal of a comparator the effects of variations in the resistance value are avoided. An output signal of the comparator indicates the resistance of the magneto-resistive head.
    Type: Grant
    Filed: May 27, 2005
    Date of Patent: December 8, 2009
    Assignee: Agere Systems Inc.
    Inventors: Scott M. O'Brien, Michael P. Straub, Jeffrey A. Gleason, Shubha Bommalingaiahnapallya, Nameeta Krenz, Arvind Aemireddy
  • Publication number: 20060267582
    Abstract: An apparatus and method for determining a resistance of a magneto-resistive head. A current drawn by the head, in response to a fixed bias voltage across the head, is converted to a zero temperature coefficient current such that when supplied to a resistor connected to an input terminal of a comparator the effects of variations in the resistance value are avoided. An output signal of the comparator indicates the resistance of the magneto-resistive head.
    Type: Application
    Filed: May 27, 2005
    Publication date: November 30, 2006
    Inventors: Scott O'Brien, Michael Straub, Jeffrey Gleason, Shubha Bommalingaiahnapallya, Nameeta Krenz, Arvind Aemireddy
  • Patent number: 6879456
    Abstract: A write driver circuit selectively provides a write current through a write head in first and second opposite directions. The write driver circuit is connected to the write head through an interconnect. The write driver circuit provides an incident write current signal through the interconnect to the write head, and also provides a reflection cancellation signal through the interconnect to the write head. In an exemplary embodiment, the incident write current signal is provided by providing an incident voltage signal across the write head, and the reflection cancellation signal is provided by providing a reflection cancellation voltage signal across the write head. In an exemplary embodiment, the reflection cancellation signal is a delayed and filtered version of the incident write current signal that cancels a reflected signal that is reflected at the interface between the interconnect and the write head due to impedance mismatching.
    Type: Grant
    Filed: August 15, 2002
    Date of Patent: April 12, 2005
    Assignee: Agere Systems Inc.
    Inventors: John D. Leighton, Scott M. O'Brien, Robert J. Wimmer, Nameeta Krenz, Carl F. Elliott, Michael J. O'Brien, Cameron C. Rabe
  • Patent number: 6813110
    Abstract: A write driver circuit selectively provides write current through a write head in first and second opposite directions. First and second active devices are driven with first and second pre-drive signals. Third and fourth active devices are driven with third and fourth pre-drive signals. First and second pull-up resistances are provided respectively between the first and second active devices and a fixed voltage, and third and fourth pull-up resistances are provided respectively between the third and fourth active devices and the fixed voltage. A first capacitor is connected between the first active device and an intermediate point of the third pull-up resistance, and a second capacitor is connected between the second active device and an intermediate point of the fourth pull-up resistance.
    Type: Grant
    Filed: August 15, 2002
    Date of Patent: November 2, 2004
    Assignee: Agere Systems Inc.
    Inventors: John D. Leighton, Scott M. O'Brien, Robert J. Wimmer, Nameeta Krenz, Carl F. Elliott, Michael J. O'Brien, Cameron C. Rabe
  • Publication number: 20040032684
    Abstract: A write driver circuit selectively provides write current through a write head in first and second opposite directions. First and second active devices are driven with first and second pre-drive signals. Third and fourth active devices are driven with third and fourth pre-drive signals. First and second pull-up resistances are provided respectively between the first and second active devices and a fixed voltage, and third and fourth pull-up resistances are provided respectively between the third and fourth active devices and the fixed voltage. A first capacitor is connected between the first active device and an intermediate point of the third pull-up resistance, and a second capacitor is connected between the second active device and an intermediate point of the fourth pull-up resistance.
    Type: Application
    Filed: August 15, 2002
    Publication date: February 19, 2004
    Applicant: Agere Systems Inc.
    Inventors: John D. Leighton, Scott M. O'Brien, Robert J. Wimmer, Nameeta Krenz, Carl F. Elliott, Michael J. O'Brien, Cameron C. Rabe
  • Publication number: 20040032682
    Abstract: A write driver circuit selectively provides a write current through a write head in first and second opposite directions. The write driver circuit is connected to the write head through an interconnect. The write driver circuit provides an incident write current signal through the interconnect to the write head, and also provides a reflection cancellation signal through the interconnect to the write head. In an exemplary embodiment, the incident write current signal is provided by providing an incident voltage signal across the write head, and the reflection cancellation signal is provided by providing a reflection cancellation voltage signal across the write head. In an exemplary embodiment, the reflection cancellation signal is a delayed and filtered version of the incident write current signal that cancels a reflected signal that is reflected at the interface between the interconnect and the write head due to impedance mismatching.
    Type: Application
    Filed: August 15, 2002
    Publication date: February 19, 2004
    Applicant: Agere Systems, Inc.
    Inventors: John D. Leighton, Scott M. O'Brien, Robert J. Wimmer, Nameeta Krenz, Carl F. Elliott, Michael J. O'Brien, Cameron C. Rabe