Patents by Inventor Naresh Baliga

Naresh Baliga has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10373709
    Abstract: The present disclosure provides for modeling a clinical trial study, which may implement a cross-over design. A plurality of treatments is generated for a clinical trial study, based on a first subset of operational parameters. A plurality of sequences is also generated for the clinical trial study, based on a second subset of the operational parameters. Each sequence of the plurality of sequences comprises a combination of ones of the plurality of treatments. A plurality of subject groups is assigned to the plurality of sequences, where one subject group of the plurality of subject groups is respectively assigned to one sequence of the plurality of sequences. The one sequence is administered to subjects of the one subject group during the clinical trial study.
    Type: Grant
    Filed: May 2, 2013
    Date of Patent: August 6, 2019
    Assignee: ORACLE INTERNATIONAL CORPORATION
    Inventors: Scott Andrew Bockelman, John Caron, Naresh Baliga, Leyla Badakhshanian
  • Publication number: 20140330572
    Abstract: The present disclosure provides for modeling a clinical trial study, which may implement a cross-over design. A plurality of treatments is generated for a clinical trial study, based on a first subset of operational parameters. A plurality of sequences is also generated for the clinical trial study, based on a second subset of the operational parameters. Each sequence of the plurality of sequences comprises a combination of ones of the plurality of treatments. A plurality of subject groups is assigned to the plurality of sequences, where one subject group of the plurality of subject groups is respectively assigned to one sequence of the plurality of sequences. The one sequence is administered to subjects of the one subject group during the clinical trial study.
    Type: Application
    Filed: May 2, 2013
    Publication date: November 6, 2014
    Applicant: Oracle International Corporation
    Inventors: Scott Andrew Bockelman, John Caron, Naresh Baliga, Leyla Badakhshanian
  • Patent number: 8195992
    Abstract: An apparatus and method for a processor-memory unit for use in system-in-package (SiP) and system-in-package (SiP) integrated circuit devices. The apparatus includes a processing module, a memory module and a programmable system module. The programmable system module is configured to function as an interface between the memory module and the processing module, or as an interface between the memory module and a testing device. The invention facilitates integration and testing of processor-memory units including functional components having different communication protocols.
    Type: Grant
    Filed: April 25, 2011
    Date of Patent: June 5, 2012
    Assignee: Rambus Inc.
    Inventors: Adrian E. Ong, Naresh Baliga
  • Publication number: 20110202789
    Abstract: An apparatus and method for a processor-memory unit for use in system-in-package (SiP) and system-in-package (SiP) integrated circuit devices. The apparatus includes a processing module, a memory module and a programmable system module. The programmable system module is configured to function as an interface between the memory module and the processing module, or as an interface between the memory module and a testing device. The invention facilitates integration and testing of processor-memory units including functional components having different communication protocols.
    Type: Application
    Filed: April 25, 2011
    Publication date: August 18, 2011
    Applicant: RAMBUS INC.
    Inventors: Adrian E. Ong, Naresh Baliga
  • Patent number: 7945824
    Abstract: An apparatus and method for a processor-memory unit for use in system-in-package (SiP) and system-in-package (SiP) integrated circuit devices. The apparatus includes a processing module, a memory module and a programmable system module. The programmable system module is configured to function as an interface between the memory module and the processing module, or as an interface between the memory module and a testing device. The invention facilitates integration and testing of processor-memory units including functional components having different communication protocols.
    Type: Grant
    Filed: December 23, 2009
    Date of Patent: May 17, 2011
    Assignee: Rambus Inc.
    Inventors: Adrian E. Ong, Naresh Baliga
  • Publication number: 20100100661
    Abstract: An apparatus and method for a processor-memory unit for use in system-in-package (SiP) and system-in-package (SiP) integrated circuit devices. The apparatus includes a processing module, a memory module and a programmable system module. The programmable system module is configured to function as an interface between the memory module and the processing module, or as an interface between the memory module and a testing device. The invention facilitates integration and testing of processor-memory units including functional components having different communication protocols.
    Type: Application
    Filed: December 23, 2009
    Publication date: April 22, 2010
    Applicant: RAMBUS INC.
    Inventors: Adrian E. Ong, Naresh Baliga
  • Patent number: 7673193
    Abstract: An apparatus and method for a processor-memory unit for use in system-in-package (SiP) and system-in-package (SiP) integrated circuit devices. The apparatus includes a processing module, a memory module and a programmable system module. The programmable system module is configured to function as an interface between the memory module and the processing module, or as an interface between the memory module and a testing device. The invention facilitates integration and testing of processor-memory units including functional components having different communication protocols.
    Type: Grant
    Filed: August 18, 2005
    Date of Patent: March 2, 2010
    Assignee: Rambus Inc.
    Inventors: Adrian E. Ong, Naresh Baliga
  • Patent number: 7466160
    Abstract: A system is provided for testing a first integrated circuit associated with at least a second integrated circuit in a semiconductor device, wherein at least some external terminals for the semiconductor device are to be shared by the first and second integrated circuits, and wherein the first integrated circuit is designed for normal operation and a test mode. The system includes a plurality of multiplexer circuits. Each multiplexer circuit is operable to receive a respective signal from the second integrated circuit when the first integrated circuit is in normal operation. Each multiplexer circuit is further operable to receive a respective signal from either the second integrated circuit or an associated external terminal when the first integrated circuit is in test mode. An external terminal of the semiconductor device operable to receive a signal for causing the first integrated circuit to transition between normal operation and the test mode.
    Type: Grant
    Filed: June 20, 2006
    Date of Patent: December 16, 2008
    Assignee: Inapac Technology, Inc.
    Inventors: Adrian E. Ong, Naresh Baliga, Chiate Lin
  • Publication number: 20070013402
    Abstract: A system is provided for testing a first integrated circuit associated with at least a second integrated circuit in a semiconductor device, wherein at least some external terminals for the semiconductor device are to be shared by the first and second integrated circuits, and wherein the first integrated circuit is designed for normal operation and a test mode. The system includes a plurality of multiplexer circuits. Each multiplexer circuit is operable to receive a respective signal from the second integrated circuit when the first integrated circuit is in normal operation. Each multiplexer circuit is further operable to receive a respective signal from either the second integrated circuit or an associated external terminal when the first integrated circuit is in test mode.
    Type: Application
    Filed: June 20, 2006
    Publication date: January 18, 2007
    Inventors: Adrian Ong, Naresh Baliga, Chiate Lin