Patents by Inventor Naresh Dhamija

Naresh Dhamija has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8407509
    Abstract: A method for compensating for variations in timing of data sent to a processor on data bit lines relative to a strobe clock sent to the processor on a strobe clock line that can be used in a dual data rate (DDR) memory identifies discrete minimum and maximum time offset values for test data in selected data bit patterns for the data bit lines. The discrete minimum time offset value is the minimum timing adjustment required to allow the processor to receive the data in a steady-state condition during a data valid window of the strobe clock and the discrete maximum time offset value is a maximum timing adjustment required to allow the processor to receive the data in a steady-state condition during a data valid window of the strobe clock. The discrete minimum and maximum time offset values identify a valid range when the data bit lines supply data in a steady-state condition for latching into the processor by the strobe clock.
    Type: Grant
    Filed: October 11, 2010
    Date of Patent: March 26, 2013
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Rajeev Sharma, Ajay Kumar, Naresh Dhamija, Atul Gupta, Ajay K. Gaite, Llamparidhi l
  • Publication number: 20120089857
    Abstract: A method for compensating for variations in timing of data sent to a processor on data bit lines relative to a strobe clock sent to the processor on a strobe clock line that can be used in a dual data rate (DDR) memory identifies discrete minimum and maximum time offset values for test data in selected data bit patterns for the data bit lines. The discrete minimum time offset value is the minimum timing adjustment required to allow the processor to receive the data in a steady-state condition during a data valid window of the strobe clock and the discrete maximum time offset value is a maximum timing adjustment required to allow the processor to receive the data in a steady-state condition during a data valid window of the strobe clock. The discrete minimum and maximum time offset values identify a valid range when the data bit lines supply data in a steady-state condition for latching into the processor by the strobe clock.
    Type: Application
    Filed: October 11, 2010
    Publication date: April 12, 2012
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Rajeev Sharma, Ajay Kumar, Naresh Dhamija, Atul Gupta, Ajay K. Gaite, IIamparidhi I