Patents by Inventor Naresh I. Thapar

Naresh I. Thapar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5753938
    Abstract: A semiconductor switching device includes a plurality of adjacent heterojunction-gate static-induction transistor (SIT) unit cells connected in parallel in a monocrystalline silicon carbide substrate having first and second opposing faces, a relatively highly doped silicon carbide drain region adjacent the first face and a relatively highly doped silicon carbide source region adjacent the second face. A relatively lightly doped drift region is also provided in the substrate and extends between the drain region and source region. A plurality of trenches are also provided in the substrate so that sidewalls of the trenches extend adjacent the drift region. Each trench preferably contains a relatively highly doped second conductivity type nonmonocrystalline silicon gate region comprised of a material selected from the group consisting of polycrystalline silicon or amorphous silicon. These gate regions form P-N heterojunctions with the drift region at the sidewalls and bottoms of the trenches.
    Type: Grant
    Filed: August 8, 1996
    Date of Patent: May 19, 1998
    Assignee: North Carolina State University
    Inventors: Naresh I. Thapar, Praveen Muraleedharan Shenoy, Bantval Jyant Baliga
  • Patent number: 5679966
    Abstract: A depleted base transistor with high forward voltage blocking capability includes cathode and anode regions on opposite faces of a semiconductor substrate, a base region therebetween, a rectifying junction for depleting a portion of the base region of majority free carriers and an insulated gate electrode in a trench for modulating the conductivity of the depleted portion of the base region. The regions are formed as a vertical stack of semiconductor layers with the anode region (e.g., P+) as the bottom layer, the buffer region (e.g., N+) on the anode region, the drift region/e.g., N-) on the buffer region, the blocking voltage enhancement region (e.g., N-) on the drift region and the cathode region (e.g., N+) as the top layer on the blocking voltage enhancement region.
    Type: Grant
    Filed: October 5, 1995
    Date of Patent: October 21, 1997
    Assignee: North Carolina State University
    Inventors: Bantval Jayant Baliga, Naresh I. Thapar