Patents by Inventor Natalia Lavrovskaya

Natalia Lavrovskaya has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230411501
    Abstract: An integrated circuit includes a transistor that has an collector region, a base region laterally surrounded by the collector region, and an emitter region laterally surrounded by the base region. A silicide layer on the emitter region is laterally spaced apart from the base region by an unsilicided ring. The emitter region is laterally spaced apart from a base contact region that may be covered by a dielectric layer such as a gate oxide layer.
    Type: Application
    Filed: September 6, 2023
    Publication date: December 21, 2023
    Inventors: Alexei SADOVNIKOV, Natalia LAVROVSKAYA
  • Patent number: 11791405
    Abstract: An integrated circuit includes a transistor that has an collector region, a base region laterally surrounded by the collector region, and an emitter region laterally surrounded by the base region. A silicide layer on the emitter region is laterally spaced apart from the base region by an unsilicided ring. The emitter region is laterally spaced apart from a base contact region that may be covered by a dielectric layer such as a gate oxide layer.
    Type: Grant
    Filed: July 14, 2021
    Date of Patent: October 17, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Patent number: 11588019
    Abstract: A semiconductor device includes a bipolar junction transistor having a collector, a base, and an emitter. The collector includes a current collection region, a constriction region laterally adjacent to the current collection region, and a contact region laterally adjacent to the constriction region, located opposite from the current collection region. The current collection region, the constriction region laterally, and the contact region all have the same conductivity type. The base includes a current transmission region contacting the current collection region and a constricting well laterally adjacent to, and contacting, the current transmission region and contacting the constriction region. The current transmission region and the constricting well have an opposite conductivity type than the current collection region, the constriction region laterally, and the contact region.
    Type: Grant
    Filed: December 2, 2021
    Date of Patent: February 21, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Patent number: 11469315
    Abstract: In a described example, a bipolar junction transistor includes a substrate. An emitter region, a base region, and a collector region are each formed in the substrate. A gate-type structure is formed on the substrate between the base region and the emitter region. A contact is coupled to the gate-type structure, and the contact is adapted to be coupled to a source of DC voltage.
    Type: Grant
    Filed: September 10, 2020
    Date of Patent: October 11, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya, Guruvayurappan Mathur
  • Publication number: 20220093737
    Abstract: A semiconductor device includes a bipolar junction transistor having a collector, a base, and an emitter. The collector includes a current collection region, a constriction region laterally adjacent to the current collection region, and a contact region laterally adjacent to the constriction region, located opposite from the current collection region. The current collection region, the constriction region laterally, and the contact region all have the same conductivity type. The base includes a current transmission region contacting the current collection region and a constricting well laterally adjacent to, and contacting, the current transmission region and contacting the constriction region. The current transmission region and the constricting well have an opposite conductivity type than the current collection region, the constriction region laterally, and the contact region.
    Type: Application
    Filed: December 2, 2021
    Publication date: March 24, 2022
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Patent number: 11217665
    Abstract: A semiconductor device includes a bipolar junction transistor having a collector, a base, and an emitter. The collector includes a current collection region, a constriction region laterally adjacent to the current collection region, and a contact region laterally adjacent to the constriction region, located opposite from the current collection region. The current collection region, the constriction region laterally, and the contact region all have the same conductivity type. The base includes a current transmission region contacting the current collection region and a constricting well laterally adjacent to, and contacting, the current transmission region and contacting the constriction region. The current transmission region and the constricting well have an opposite conductivity type than the current collection region, the constriction region laterally, and the contact region.
    Type: Grant
    Filed: February 4, 2020
    Date of Patent: January 4, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Publication number: 20210343860
    Abstract: An integrated circuit includes a transistor that has an collector region, a base region laterally surrounded by the collector region, and an emitter region laterally surrounded by the base region. A silicide layer on the emitter region is laterally spaced apart from the base region by an unsilicided ring. The emitter region is laterally spaced apart from a base contact region that may be covered by a dielectric layer such as a gate oxide layer.
    Type: Application
    Filed: July 14, 2021
    Publication date: November 4, 2021
    Inventors: Alexei SADOVNIKOV, Natalia LAVROVSKAYA
  • Publication number: 20210280714
    Abstract: An integrated circuit chip and a method of fabricating the IC chip to include a transistor having a thick gate oxide in combination with STI. The method provides a wafer for which a source region location, a drain contact region location, an extended drain region location and a gate region location have been defined and forms an STI structure overlying the extended drain region location. After growing a gate oxide layer over the gate region location and a portion of the extended drain region location, the method forms a gate structure on the gate oxide layer, the gate structure having a gap overlying the intersection of an edge of the STI structure with the gate oxide layer.
    Type: Application
    Filed: May 25, 2021
    Publication date: September 9, 2021
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Patent number: 11094806
    Abstract: A method to fabricate a transistor, the method comprising: implanting dopants in a semiconductor to form a collector region having majority carriers of a first type; implanting dopants with a first dosage and implanting dopants with a second dosage in the collector region to form a base region having majority carriers of a second type, wherein the second dosage is at a lower energy than the first dosage; forming a gate oxide on the base region; forming a gate material on the gate oxide; forming the gate material and the gate oxide to leave uncovered an emitter area of the base region; and implanting dopants in the emitter area to form an emitter region having majority carriers of the first type.
    Type: Grant
    Filed: December 29, 2017
    Date of Patent: August 17, 2021
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Publication number: 20210242308
    Abstract: A semiconductor device includes a bipolar junction transistor having a collector, a base, and an emitter. The collector includes a current collection region, a constriction region laterally adjacent to the current collection region, and a contact region laterally adjacent to the constriction region, located opposite from the current collection region. The current collection region, the constriction region laterally, and the contact region all have the same conductivity type. The base includes a current transmission region contacting the current collection region and a constricting well laterally adjacent to, and contacting, the current transmission region and contacting the constriction region. The current transmission region and the constricting well have an opposite conductivity type than the current collection region, the constriction region laterally, and the contact region.
    Type: Application
    Filed: February 4, 2020
    Publication date: August 5, 2021
    Applicant: Texas Instruments Incorporated
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Publication number: 20210210625
    Abstract: In a described example, a bipolar junction transistor includes a substrate. An emitter region, a base region, and a collector region are each formed in the substrate. A gate-type structure is formed on the substrate between the base region and the emitter region. A contact is coupled to the gate-type structure, and the contact is adapted to be coupled to a source of DC voltage.
    Type: Application
    Filed: September 10, 2020
    Publication date: July 8, 2021
    Inventors: ALEXEI SADOVNIKOV, NATALIA LAVROVSKAYA, GURUVAYURAPPAN MATHUR
  • Patent number: 11049967
    Abstract: An integrated circuit chip and a method of fabricating the IC chip to include a transistor having a thick gate oxide in combination with STI. The method provides a wafer for which a source region location, a drain contact region location, an extended drain region location and a gate region location have been defined and forms an STI structure overlying the extended drain region location. After growing a gate oxide layer over the gate region location and a portion of the extended drain region location, the method forms a gate structure on the gate oxide layer, the gate structure having a gap overlying the intersection of an edge of the STI structure with the gate oxide layer.
    Type: Grant
    Filed: November 2, 2018
    Date of Patent: June 29, 2021
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Publication number: 20200144413
    Abstract: An integrated circuit chip and a method of fabricating the IC chip to include a transistor having a thick gate oxide in combination with STI. The method provides a wafer for which a source region location, a drain contact region location, an extended drain region location and a gate region location have been defined and forms an STI structure overlying the extended drain region location. After growing a gate oxide layer over the gate region location and a portion of the extended drain region location, the method forms a gate structure on the gate oxide layer, the gate structure having a gap overlying the intersection of an edge of the STI structure with the gate oxide layer.
    Type: Application
    Filed: November 2, 2018
    Publication date: May 7, 2020
    Inventors: Alexei Sadovnikov, Natalia Lavrovskaya
  • Publication number: 20190207017
    Abstract: A method to fabricate a transistor, the method comprising: implanting dopants in a semiconductor to form a collector region having majority carriers of a first type; implanting dopants with a first dosage and implanting dopants with a second dosage in the collector region to form a base region having majority carriers of a second type, wherein the second dosage is at a lower energy than the first dosage; forming a gate oxide on the base region; forming a gate material on the gate oxide; forming the gate material and the gate oxide to leave uncovered an emitter area of the base region; and implanting dopants in the emitter area to form an emitter region having majority carriers of the first type.
    Type: Application
    Filed: December 29, 2017
    Publication date: July 4, 2019
    Inventors: Alexei SADOVNIKOV, Natalia LAVROVSKAYA
  • Publication number: 20190165129
    Abstract: A method to fabricate a transistor includes implanting dopants in a semiconductor to form a collector region having majority carriers of a first type, implanting dopants in the collector region to form a base region, forming a gate oxide on the base region, forming a gate material on the gate oxide, forming the gate material and the gate oxide to leave uncovered an emitter area of the base region, forming an emitter region, and forming a dielectric to cover a first area of the emitter region and a first sidewall of the gate material and the gate oxide while leaving uncovered a second area of the emitter region. Metal is deposited over the dielectric and the second area of the emitter region, and the semiconductor is annealed to form silicide in the second area of the emitter region.
    Type: Application
    Filed: November 28, 2017
    Publication date: May 30, 2019
    Inventors: Alexei SADOVNIKOV, Natalia LAVROVSKAYA
  • Patent number: 10224402
    Abstract: In a lateral BJT formed using a BiCMOS process, the collector-to-emitter breakdown voltage (BVCEO) and BJT's gain, are improved by forming a graded collector contact region with lower doping levels toward the base contact.
    Type: Grant
    Filed: November 13, 2014
    Date of Patent: March 5, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Natalia Lavrovskaya, Alexei Sadovnikov
  • Patent number: 9831135
    Abstract: The betas of the bipolar transistors in a BiCMOS semiconductor structure are increased by forming the emitters of the bipolar transistors with two implants: a source-drain implant that forms a first emitter region at the same time that the source and drain regions are formed, and an additional implant that forms a second emitter region at the same time that another region is formed. The additional implant has an implant energy that is greater than the implant energy of the source-drain implant.
    Type: Grant
    Filed: January 31, 2017
    Date of Patent: November 28, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Natalia Lavrovskaya, Alexei Sadovnikov, Andrew D. Strachan
  • Publication number: 20170140991
    Abstract: The betas of the bipolar transistors in a BiCMOS semiconductor structure are increased by forming the emitters of the bipolar transistors with two implants: a source-drain implant that forms a first emitter region at the same time that the source and drain regions are formed, and an additional implant that forms a second emitter region at the same time that another region is formed. The additional implant has an implant energy that is greater than the implant energy of the source-drain implant.
    Type: Application
    Filed: January 31, 2017
    Publication date: May 18, 2017
    Applicant: Texas Instruments Incorporated
    Inventors: Natalia Lavrovskaya, Alexei Sadovnikov, Andrew D. Strachan
  • Patent number: 9595480
    Abstract: The betas of the bipolar transistors in a BiCMOS semiconductor structure are increased by forming the emitters of the bipolar transistors with two implants: a source-drain implant that forms a first emitter region at the same time that the source and drain regions are formed, and an additional implant that forms a second emitter region at the same time that another region is formed. The additional implant has an implant energy that is greater than the implant energy of the source-drain implant.
    Type: Grant
    Filed: December 4, 2014
    Date of Patent: March 14, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Natalia Lavrovskaya, Alexei Sadovnikov, Andrew D. Strachan
  • Publication number: 20160163598
    Abstract: The betas of the bipolar transistors in a BiCMOS semiconductor structure are increased by forming the emitters of the bipolar transistors with two implants: a source-drain implant that forms a first emitter region at the same time that the source and drain regions are formed, and an additional implant that forms a second emitter region at the same time that another region is formed. The additional implant has an implant energy that is greater than the implant energy of the source-drain implant.
    Type: Application
    Filed: December 4, 2014
    Publication date: June 9, 2016
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Natalia Lavrovskaya, Alexei Sadovnikov, Andrew D. Strachan