Patents by Inventor Naveen Dronavalli

Naveen Dronavalli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7256622
    Abstract: A logic family consisting of four basic logical circuits performing AND, OR, NAND and NOR functions is disclosed. The AND and OR logic circuits function without a power supply and complementary input signals. The NAND and NOR logic circuits function without complementary input signals. The AND and OR logic circuits are constructed using two MOS (Metal Oxide Semiconductor) transistors, namely, one P-channel MOS transistor and one N-channel MOS transistor. The NAND and NOR logic circuits are constructed using four MOS transistors, namely, two P-channel MOS transistors and two N-channel MOS transistors. The logic circuits may have higher speed, occupy less area and consume less power because power supply is not needed, complementary input signals are not used and fewer transistors are used. The logic circuits may have increased performance relative to CMOS (Complementary MOS) logic circuits, CPL (Complementary Pass Logic) circuits and DPL (Dual Pass Logic) circuits.
    Type: Grant
    Filed: November 22, 2005
    Date of Patent: August 14, 2007
    Inventor: Naveen Dronavalli
  • Publication number: 20060119394
    Abstract: A logic family consisting of four basic logical circuits performing AND, OR, NAND and NOR functions is disclosed. The AND and OR logic circuits function without a power supply and complementary input signals. The NAND and NOR logic circuits function without complementary input signals. The AND and OR logic circuits are constructed using two MOS (Metal Oxide Semiconductor) transistors, namely, one P-channel MOS transistor and one N-channel MOS transistor. The NAND and NOR logic circuits are constructed using four MOS transistors, namely, two P-channel MOS transistors and two N-channel MOS transistors. The logic circuits may have higher speed, occupy less area and consume less power because power supply is not needed, complementary input signals are not used and fewer transistors are used. The logic circuits may have increased performance relative to CMOS (Complementary MOS) logic circuits, CPL (Complementary Pass Logic) circuits and DPL (Dual Pass Logic) circuits.
    Type: Application
    Filed: November 22, 2005
    Publication date: June 8, 2006
    Inventor: Naveen Dronavalli