Patents by Inventor Neha DALAL

Neha DALAL has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250054552
    Abstract: The present disclosure is directed to an integrated circuit that includes a non-volatile memory (NVM). The integrated circuit includes a bias generator that produces stable wordline and bitline voltages for a reliable read operation of the NVM. This disclosure is directed to low voltage memory operations of memory read, erase verify, and program verify. The present disclosure is directed to non-volatile memory circuits that can also operate at low supply voltages in digital voltage supply range.
    Type: Application
    Filed: August 16, 2024
    Publication date: February 13, 2025
    Applicant: STMicroelectronics International N.V.
    Inventors: Vikas RANA, Neha DALAL
  • Patent number: 12094542
    Abstract: The present disclosure is directed to an integrated circuit that includes a non-volatile memory (NVM). The integrated circuit includes a bias generator that produces stable wordline and bitline voltages for a reliable read operation of the NVM. This disclosure is directed to low voltage memory operations of memory read, erase verify, and program verify. The present disclosure is directed to non-volatile memory circuits that can also operate at low supply voltages in digital voltage supply range.
    Type: Grant
    Filed: December 3, 2021
    Date of Patent: September 17, 2024
    Assignee: STMicroelectronics International N.V.
    Inventors: Vikas Rana, Neha Dalal
  • Patent number: 11563373
    Abstract: A charge pump circuit includes a first charge pump stage circuit coupled in series with a second charge pump stage circuit. A discharge circuit operates to discharge the charge pump circuit. The discharge circuit includes: a first switched circuit coupled to a first output of the first charge pump stage circuit and configured, when actuated, to discharge the first output; and a second switched circuit coupled to a second output of the second charge pump stage circuit and configured, when actuated, to discharge the second output. A discharge control circuit actuates the first switched discharge circuit to discharge the first output and then, after the first output is fully discharged, actuates the second switched discharge circuit to discharge the second output.
    Type: Grant
    Filed: October 5, 2021
    Date of Patent: January 24, 2023
    Assignee: STMicroelectronics International N.V.
    Inventors: Vikas Rana, Neha Dalal
  • Publication number: 20220180944
    Abstract: The present disclosure is directed to an integrated circuit that includes a non-volatile memory (NVM). The integrated circuit includes a bias generator that produces stable wordline and bitline voltages for a reliable read operation of the NVM. This disclosure is directed to low voltage memory operations of memory read, erase verify, and program verify. The present disclosure is directed to non-volatile memory circuits that can also operate at low supply voltages in digital voltage supply range.
    Type: Application
    Filed: December 3, 2021
    Publication date: June 9, 2022
    Applicant: STMicroelectronics International N.V.
    Inventors: Vikas RANA, Neha DALAL
  • Publication number: 20220158550
    Abstract: A charge pump circuit includes a first charge pump stage circuit coupled in series with a second charge pump stage circuit. A discharge circuit operates to discharge the charge pump circuit. The discharge circuit includes: a first switched circuit coupled to a first output of the first charge pump stage circuit and configured, when actuated, to discharge the first output; and a second switched circuit coupled to a second output of the second charge pump stage circuit and configured, when actuated, to discharge the second output. A discharge control circuit actuates the first switched discharge circuit to discharge the first output and then, after the first output is fully discharged, actuates the second switched discharge circuit to discharge the second output.
    Type: Application
    Filed: October 5, 2021
    Publication date: May 19, 2022
    Applicant: STMicroelectronics International N.V.
    Inventors: Vikas RANA, Neha DALAL