Patents by Inventor Nghia Q. Lam

Nghia Q. Lam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6879509
    Abstract: The present invention provides a read-only memory (ROM) architecture. An exemplary ROM array includes a plurality of columns, a plurality of rows, a first plurality of transistors or other switches representing a “0” data state or low voltage state, and a second plurality of transistors or other switches representing a “1” data state or high voltage state. Each transistor has a corresponding drain coupled to a column and a gate coupled to a row. Each transistor of the first plurality has a source coupled to a source voltage bus, and each transistor of the second plurality has a source not coupled to the source voltage bus, through use of a programmable contact window during fabrication. In various embodiments, for a selected column, drains of pair-wise adjacent transistors share a common drain-column contact and common diffusion region.
    Type: Grant
    Filed: May 21, 2003
    Date of Patent: April 12, 2005
    Assignee: Agere Systems, Inc.
    Inventors: Donald A. Evans, Ross Alan Kohler, Nghia Q. Lam, Richard Joseph McPartland, Hai Quang Pham
  • Publication number: 20040233693
    Abstract: The present invention provides a read-only memory (ROM) architecture. An exemplary ROM array includes a plurality of columns, a plurality of rows, a first plurality of transistors or other switches representing a “0” data state or low voltage state, and a second plurality of transistors or other switches representing a “1” data state or high voltage state. Each transistor has a corresponding drain coupled to a column and a gate coupled to a row. Each transistor of the first plurality has a source coupled to a source voltage bus, and each transistor of the second plurality has a source not coupled to the source voltage bus, through use of a programmable contact window during fabrication. In various embodiments, for a selected column, drains of pair-wise adjacent transistors share a common drain-column contact and common diffusion region.
    Type: Application
    Filed: May 21, 2003
    Publication date: November 25, 2004
    Applicant: Agere Systems, Inc.
    Inventors: Donald A. Evans, Ross Alan Kohler, Nghia Q. Lam, Richard Joseph McPartland, Hai Quang Pham