Patents by Inventor Nikita Mirchandani

Nikita Mirchandani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250088147
    Abstract: Methods, systems, and computer products are presented herein for generating a clock signal using an on-chip ultra-low power (ULP) RC oscillator. An on-chip ultra-low power (ULP) RC oscillator comprises a first comparator, a second comparator, and a flip flop. The first comparator comprises a first input electrically coupled to a first bias voltage generation circuit and a second input electrically coupled to a first capacitor circuit. Each of the first bias voltage and the second bias voltage directly varies with a thermal voltage. A flip-flop is electrically coupled to the first comparator and the second comparator. The flip-flop is configured to generate a clock signal based on the first and the second comparator output signals.
    Type: Application
    Filed: September 5, 2024
    Publication date: March 13, 2025
    Inventors: Aatmesh Shrivastava, Nikita Mirchandani
  • Patent number: 12040703
    Abstract: Side channel attacks (SCA) such as correlation power analysis (CPA) have been demonstrated to be very effective in breaking cryptographic engines. The inherent dependence of the power consumption on the secret key can be exploited by statistical analysis to retrieve the key. Various embodiments disclosed herein relate to a new power obfuscation switched capacitor (POSC) DC-DC converter design, which can conceal the leakage of information through power consumption. It works by adding an extra phase to the conventional two-phase switched capacitor (SC) converter, during which a part of the charge from the flying capacitor is extracted and stored on a storage capacitor. This guarantees that the same amount of charge is drawn from the input power supply in each cycle. The design was successfully evaluated by analyzing the power supply to an Advanced Encryption Standard (AES) unit powered by the converter.
    Type: Grant
    Filed: March 17, 2022
    Date of Patent: July 16, 2024
    Assignee: Northeastern University
    Inventors: Aatmesh Shrivastava, Nikita Mirchandani
  • Publication number: 20220302830
    Abstract: Side channel attacks (SCA) such as correlation power analysis (CPA) have been demonstrated to be very effective in breaking cryptographic engines. The inherent dependence of the power consumption on the secret key can be exploited by statistical analysis to retrieve the key. Various embodiments disclosed herein relate to a new power obfuscation switched capacitor (POSC) DC-DC converter design, which can conceal the leakage of information through power consumption. It works by adding an extra phase to the conventional two-phase switched capacitor (SC) converter, during which a part of the charge from the flying capacitor is extracted and stored on a storage capacitor. This guarantees that the same amount of charge is drawn from the input power supply in each cycle. The design was successfully evaluated by analyzing the power supply to an Advanced Encryption Standard (AES) unit powered by the converter.
    Type: Application
    Filed: March 17, 2022
    Publication date: September 22, 2022
    Inventors: Aatmesh Shrivastava, Nikita Mirchandani