Patents by Inventor Nishant R. Yamujala

Nishant R. Yamujala has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240194750
    Abstract: An example field effect transistor includes a substrate, a first source metal over the substrate, a second source metal over the substrate, and a drain metal positioned between the first source metal and the second source metal over a channel of the field effect transistor. The drain metal includes a drain metal body having a notched region between the first source metal and the second source metal over the channel, and the notched region defines a first projecting portion and a second projecting portion of the drain metal body. In one aspect, the first projecting portion and the second projecting portion are positioned on respective sides of the notched region. The notched region is a triangular-shaped notched region in one example.
    Type: Application
    Filed: February 20, 2024
    Publication date: June 13, 2024
    Inventors: Shamit Som, Wayne Mack Struble, Jason Matthew Barrett, Nishant R. Yamujala, John Stephen Atherton
  • Patent number: 11929408
    Abstract: Various embodiments are disclosed for improved and structurally optimized transistors, such as RF power amplifier transistors. A transistor may include a drain metal portion raised from a surface of a substrate, a drain metal having a notched region, a gate manifold body with angled gate tabs extending from the gate manifold, and/or a source-connected shielding. The transistor may include a high-electron-mobility transistor (HEMT), a gallium nitride (GaN)-on-silicon transistor, a GaN-on-silicon-carbide transistor, or other type of transistor.
    Type: Grant
    Filed: May 14, 2020
    Date of Patent: March 12, 2024
    Assignee: MACOM TECHNOLOGY SOLUTIONS HOLDINGS, INC.
    Inventors: Shamit Som, Wayne Mack Struble, Jason Matthew Barrett, Nishant R Yamujala, John Stephen Atherton
  • Patent number: 11417644
    Abstract: Examples of integrated semiconductor devices are described. In one example, an integrated device includes first and second transistors formed on a substrate, where the transistors share a terminal metal feature to reduce a size of the integrated device. The terminal metal feature can include a shared source electrode metalization, for example, although other electrode metalizations can be shared. In other aspects, a first width of a gate of the first transistor can be greater than a second width of a gate of the second transistor, and the shared metalization can taper from the first width to the second width. The integrated device can also include a metal ground plane on a backside of the substrate, and the terminal metal feature can also include an in-source via for the shared source electrode metalization. The in-source via can electrically couple the shared source electrode metalization to the metal ground plane.
    Type: Grant
    Filed: June 17, 2020
    Date of Patent: August 16, 2022
    Assignee: MACOM TECHNOLOGY SOLUTIONS HOLDINGS, INC.
    Inventors: Shamit Som, John Stephen Atherton, Wayne Mack Struble, Jason Matthew Barrett, Nishant R Yamujala
  • Publication number: 20210398971
    Abstract: Examples of integrated semiconductor devices are described. In one example, an integrated device includes first and second transistors formed on a substrate, where the transistors share a terminal metal feature to reduce a size of the integrated device. The terminal metal feature can include a shared source electrode metalization, for example, although other electrode metalizations can be shared. In other aspects, a first width of a gate of the first transistor can be greater than a second width of a gate of the second transistor, and the shared metalization can taper from the first width to the second width. The integrated device can also include a metal ground plane on a backside of the substrate, and the terminal metal feature can also include an in-source via for the shared source electrode metalization. The in-source via can electrically couple the shared source electrode metalization to the metal ground plane.
    Type: Application
    Filed: June 17, 2020
    Publication date: December 23, 2021
    Inventors: Shamit Som, John Stephen Atherton, Wayne Mack Struble, Jason Matthew Barrett, Nishant R. Yamujala
  • Publication number: 20210359092
    Abstract: Various embodiments are disclosed for improved and structurally optimized transistors, such as RF power amplifier transistors. A transistor may include a drain metal portion raised from a surface of a substrate, a drain metal having a notched region, a gate manifold body with angled gate tabs extending from the gate manifold, and/or a source-connected shielding. The transistor may include a high-electron-mobility transistor (HEMT), a gallium nitride (GaN)-on-silicon transistor, a GaN-on-silicon-carbide transistor, or other type of transistor.
    Type: Application
    Filed: May 14, 2020
    Publication date: November 18, 2021
    Inventors: Shamit Som, Wayne Mack Struble, Jason Matthew Barrett, Nishant R. Yamujala, John Stephen Atherton