Patents by Inventor Noel Dequina

Noel Dequina has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070146006
    Abstract: A multi-function circuit has as single input/control pin, to which respectively different values of a control input may be applied. A multi-function signal generation section is coupled to the single input/control pin and is operative to controllably generate a plurality of respectively different functional outputs, including a decoded address bit-representative output, a soft-start oscillator signal output, and a reset output, in response to application of respectively different values of the control input.
    Type: Application
    Filed: February 21, 2006
    Publication date: June 28, 2007
    Applicant: Intersil Americas Inc.
    Inventors: Noel Dequina, Robert Isham
  • Patent number: 6940262
    Abstract: A control circuit for a switch mode DC-DC converter contains an arrangement of monitored LGATE, UGATE and PHASE node condition threshold detectors, outputs of which are processed in accordance with a switching control operator to ensure that each of an upper FET (UFET) and a lower FET (LFET) is completely turned off before the other FET begins conduction, thereby maintaining a dead time that exhibits no shoot-through current and is independent of the type of switching FET.
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: September 6, 2005
    Assignee: Intersil Americas Inc.
    Inventors: Noel Dequina, Donald R. Preslar, Paul K. Sferrazza
  • Publication number: 20050168249
    Abstract: An over-voltage protection circuit prevents an anomaly, such as a short circuit in the upper-switched electronic device of a DC-DC power supply, from propagating to downstream circuitry. The over-voltage protection circuit, which includes an overvoltage sense resistor coupled between an output of the upper or high side FET and the gate of the lower FET, is operative to sense a short circuit fault condition in the circuit path through the upper FET during initial power up of the system. In response to this condition, the lower NFET device is turned on so as to provide an immediate by-pass of the overvoltage condition to ground, and thereby prevent excessive voltage from being applied by the output terminal to downstream powered circuitry.
    Type: Application
    Filed: March 28, 2005
    Publication date: August 4, 2005
    Inventors: Noel Dequina, Donald Preslar, Paul Sferrazza
  • Publication number: 20050128776
    Abstract: A body diode comparator circuit for a synchronous rectified FET driver including a sample circuit and a comparator. The FET driver has a phase node coupled between a pair of upper and lower switching FETs and is responsive to a PWM signal having first and second phases for each cycle. The sample circuit samples an initial voltage of the phase node during the first phase of the PWM signal and provides a sum voltage indicative of the initial phase voltage added to the voltage level of the phase node during the second phase of the PWM signal. The comparator compares the sum voltage with a predetermined reference voltage and provides an output indicative of an activation state of the lower FET during the second phase of the PWM signal. The FET driver turns on the upper FET when the comparator indicates that the lower FET is off.
    Type: Application
    Filed: March 10, 2004
    Publication date: June 16, 2005
    Applicant: Intersil Americas Inc.
    Inventors: Noel Dequina, Donald Preslar, Paul Sferrazza
  • Publication number: 20040130307
    Abstract: A control circuit for a switch mode DC-DC converter contains an arrangement of monitored LGATE, UGATE and PHASE node condition threshold detectors, outputs of which are processed in accordance with a switching control operator to ensure that each of an upper FET (UFET) and a lower FET (LFET) is completely turned off before the other FET begins conduction, thereby maintaining a dead time that exhibits no shoot-through current and is independent of the type of switching FET.
    Type: Application
    Filed: December 2, 2003
    Publication date: July 8, 2004
    Applicant: Intersil Americas Inc. State of Incorporation: Delaware
    Inventors: Noel Dequina, Donald R. Preslar, Paul K. Sferrazza