Patents by Inventor Norifimi Kanagawa

Norifimi Kanagawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110001648
    Abstract: A folding circuit and an analog-to-digital converter wherein a response to small signals is improved, a load on a clock signal can be reduced, and the increase of circuit area can be prevented. The circuit includes a reference voltage generating circuit that generates a plurality of differential voltages as reference voltages, and a plurality of amplification circuits that convert differential voltages between the plurality of reference voltages and an analog input voltage to differential currents, and output these differential currents. The output ends of the amplification circuits are alternately connected. Each of the amplification circuit is configured by a differential amplifier circuit having cascode output transistors (145, 146). A switch (144), which is turned on in synchronization with the control clock, is provided between the both sources of the cascode output transistors (145,146).
    Type: Application
    Filed: September 4, 2007
    Publication date: January 6, 2011
    Inventors: Takeshi Ohkawa, Koichi Ono, Kouji Matsuura, Yukitosi Yamasita, Junji Toyomura, Shogo Nakamura, Norifimi Kanagawa