Patents by Inventor Noriyuki Yabuoshi

Noriyuki Yabuoshi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240289570
    Abstract: Specific information is extracted from a semiconductor device in a method with greater versatility. A first reading region on a metal film included in the semiconductor device is identified based on a base point defined on the semiconductor device. A predefined number of largest grains in size are extracted from the first reading region. A second reading region smaller than the first reading region is identified based on a reference point defined from positions of the extracted grains. The specific information on the semiconductor device is generated based on information extracted from appearances of grains in the second reading region.
    Type: Application
    Filed: January 10, 2024
    Publication date: August 29, 2024
    Applicant: Mitsubishi Electric Corporation
    Inventors: Hiroshi MIYOSHI, Noriyuki YABUOSHI
  • Patent number: 6897499
    Abstract: A gate electrode of each MISFET is formed on a substrate in an active region whose periphery is defined by an element isolation trench, and crosses the active region so as to extend from one end thereof to the other end thereof. The gate electrode has a gate length in a boundary region defined between the active region and the element isolation trench which is greater than a gate length in a central portion of the active region. The gate electrode is configured in an H-type flat pattern. Further, the gate electrode covers the whole of one side extending along a gate-length direction, of the boundary region defined between the active region L and the element isolation trench, and parts of two sides thereof extending along a gate-width direction. The MISFETs are formed in electrically separated wells and are connected in series to constitute part of a reference voltage generating circuit.
    Type: Grant
    Filed: February 7, 2003
    Date of Patent: May 24, 2005
    Assignees: Renesas Technology Corp., Hitachi ULSI Systems Co., Ltd.
    Inventors: Akio Nishida, Noriyuki Yabuoshi, Yasuko Yoshida, Kazuhiro Komori, Sousuke Tsuji, Hideo Miwa, Mitsuhiro Higuchi, Koichi Imato
  • Publication number: 20030141558
    Abstract: A gate electrode of each MISFET is formed on a substrate in an active region whose periphery is defined by an element isolation trench, and crosses the active region so as to extend from one end thereof to the other end thereof. The gate electrode has a gate length in a boundary region defined between the active region and the element isolation trench which is greater than a gate length in a central portion of the active region. The gate electrode is configured in an H-type flat pattern. Further, the gate electrode covers the whole of one side extending along a gate-length direction, of the boundary region defined between the active region L and the element isolation trench, and parts of two sides thereof extending along a gate-width direction. The MISFETs are formed in electrically separated wells and are connected in series to constitute part of a reference voltage generating circuit.
    Type: Application
    Filed: February 7, 2003
    Publication date: July 31, 2003
    Inventors: Akio Nishida, Noriyuki Yabuoshi, Yasuko Yoshida, Kazuhiro Komori, Sousuke Tsuji, Hideo Miwa, Mitsuhiro Higuchi, Koichi Imato
  • Patent number: 6586807
    Abstract: A gate electrode of each MISFET is formed on a substrate in an active region whose periphery is defined by an element isolation trench, and crosses the active region so as to extend from one end thereof to the other end thereof. The gate electrode has a gate length in a boundary region defined between the active region and the element isolation trench which is greater than a gate length in a central portion of the active region. The gate electrode is configured in an H-type flat pattern. Further, the gate electrode covers the whole of one side extending along a gate-length direction, of the boundary region defined between the active region L and the element isolation trench, and parts of two sides thereof extending along a gate-width direction. The MISFETs are formed in electrically separated wells and are connected in series to constitute part of a reference voltage generating circuit.
    Type: Grant
    Filed: February 1, 2001
    Date of Patent: July 1, 2003
    Assignees: Hitachi, Ltd., Hitachi ULSI Systems Co., Ltd.
    Inventors: Akio Nishida, Noriyuki Yabuoshi, Yasuko Yoshida, Kazuhiro Komori, Sousuke Tsuji, Hideo Miwa, Mitsuhiro Higuchi, Koichi Imato
  • Publication number: 20010011753
    Abstract: A gate electrode of each MISFET is formed on a substrate in an active region whose periphery is defined by an element isolation trench, and crosses the active region so as to extend from one end thereof to the other end thereof. The gate electrode has a gate length in a boundary region defined between the active region and the element isolation trench, which gate length is greater than a gate length in a central portion of the active region. The gate electrode is configured in an H-type flat pattern as a whole. Further, the gate electrode covers the whole of one side extending along a gate-length direction, of the boundary region defined between the active region L and the element isolation trench, and parts of two sides thereof extending along a gate-width direction. The MISFETs are respectively formed in electrically separated wells and are connected in series so as to constitute part of a reference voltage generating circuit.
    Type: Application
    Filed: February 1, 2001
    Publication date: August 9, 2001
    Inventors: Akio Nishida, Noriyuki Yabuoshi, Yasuko Yoshida, Kazuhiro Komori, Sousuke Tsuji, Hideo Miwa, Mitsuhiro Higuchi, Koichi Imato