Patents by Inventor Nozomi Kasai

Nozomi Kasai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120072645
    Abstract: According to one embodiment, a nonvolatile semiconductor memory includes a memory cell array with a block including word lines, and each word line connected to memory cells, a controller which controls a data erase of the memory cells in the block, and a verify circuit which verifies whether or not the data erase is completed. The controller comprises being executed a verification by the verify circuit after being executed a first block erase in a predetermined condition, being executed a second block erase continuously when the number of memory cells which are judged by the verification as a completion of the data erase is n (n is a natural number) or less, and being executed a page erase continuously when the number of memory cells which are judged by the verification as a completion of the data erase is more than n.
    Type: Application
    Filed: March 16, 2011
    Publication date: March 22, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Nozomi Kasai, Yoshiharu Hirata
  • Patent number: 7158413
    Abstract: A semiconductor memory device includes memory cells, write bit lines, read bit lines, latch circuits, a n-channel MOS transistor, and voltage setting circuits. The memory cell includes a first MOS transistor having a charge accumulation layer and a control gate. The first MOS transistors are connected commonly to the write bit lines and read bit lines. The latch circuits are provided for the write bit lines and hold write data for the memory cells. The n-channel MOS transistor transfer “1” data to the latch circuits in a data latch operation. The voltage setting circuits supply a potential corresponding to “0” data to the write bit lines in a read operation. In a data latch operation, the latch circuit corresponding to the write bit line connected to the memory cell into which “0” data is to be written latches the potential supplied to the write bit lines in a read operation.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: January 2, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Nozomi Kasai, Takuya Fujimoto, Yoshiharu Hirata
  • Publication number: 20050243628
    Abstract: A semiconductor memory device includes memory cells, write bit lines, read bit lines, latch circuits, a n-channel MOS transistor, and voltage setting circuits. The memory cell includes a first MOS transistor having a charge accumulation layer and a control gate. The first MOS transistors are connected commonly to the write bit lines and read bit lines. The latch circuits are provided for the write bit lines and hold write data for the memory cells. The n-channel MOS transistor transfer “1” data to the latch circuits in a data latch operation. The voltage setting circuits supply a potential corresponding to “0” data to the write bit lines in a read operation. In a data latch operation, the latch circuit corresponding to the write bit line connected to the memory cell into which “0” data is to be written latches the potential supplied to the write bit lines in a read operation.
    Type: Application
    Filed: April 22, 2005
    Publication date: November 3, 2005
    Inventors: Nozomi Kasai, Takuya Fujimoto, Yoshiharu Hirata
  • Patent number: 6331948
    Abstract: This invention provides a nonvolatile semiconductor memory device capable of avoiding complicatedness of algorithm for normal write operation and a write operation prior to erasing in a memory system in which the distribution of threshold of cells after erasing is adjusted. This nonvolatile semiconductor memory device generates check bits as error correction code according to a check bit generating matrix so formed that in both the normal write operation and the write operation prior to erasing, the factors of “1” of respective rows satisfy the quantity absolutely necessary for generating check bits and the quantity of the factors of “1” is an odd number.
    Type: Grant
    Filed: December 7, 2000
    Date of Patent: December 18, 2001
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takamichi Kasai, Nozomi Kasai
  • Publication number: 20010003510
    Abstract: This invention provides a nonvolatile semiconductor memory device capable of avoiding complicatedness of algorithm for normal write operation and a write operation prior to erasing in a memory system in which the distribution of threshold of cells after erasing is adjusted. This nonvolatile semiconductor memory device generates check bits as error correction code according to a check bit generating matrix so formed that in both the normal write operation and the write operation prior to erasing, the factors of “1” of respective rows satisfy the quantity absolutely necessary for generating check bits and the quantity of the factors of “1” is an odd number.
    Type: Application
    Filed: December 7, 2000
    Publication date: June 14, 2001
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Takamichi Kasai, Nozomi Kasai
  • Patent number: 6229731
    Abstract: The invention provides a flash memory having a security function and a protect function. When the release of the security function has been instructed, all data stored in each block of a flash memory main body is forcibly erased, ignoring the setting of the protect function. After that, the security function is released, thereby enabling readout of data. This being so, even if a third person releases the security function, leakage of data to the outside can be prevented.
    Type: Grant
    Filed: June 29, 2000
    Date of Patent: May 8, 2001
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takamichi Kasai, Nozomi Kasai