Patents by Inventor Ofer Friedman

Ofer Friedman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7701997
    Abstract: A novel and useful fast hopping frequency synthesizer and transmitter associated therewith. The frequency synthesizer and transmitter incorporates a digitally controlled oscillator (DCO) adapted to operate open loop. Instantaneous frequency switching is achieved by changing an oscillator tuning word (OTW) to imitate the three oscillators of a UWB transmitter. In one embodiment, the DCO can change the frequency instantaneously within the 1/fT of the varactor devices used to construct the DCO. An all digital phase lock loop (ADPLL) is used for offline calibration prior to the start of packet transmission or reception. Any phase shift during the switching is tracked by a digital circuit in the transmitter. In a second embodiment, additional frequency accuracy is provided by use of a numerically controlled oscillator (NCO) that functions to generate a fine resolution complex exponential waveform which effectively shifts the synthesized frequency.
    Type: Grant
    Filed: September 18, 2007
    Date of Patent: April 20, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Nir Tal, Robert B. Staszewski, Ofer Friedman
  • Patent number: 7460499
    Abstract: An on-chip reduced complexity modulation noise estimation mechanism for performing nonlinear signal processing to analyze modulation noise to determine whether a semiconductor device under test complies with the performance criteria set by specifications or a standard corresponding thereto. When used in a two-point transmitter modulation architecture, the mechanism relies on the fact that the noise statistics at the output of the transmitter can be determined by observing the phase error output of the phase detector within the phase locked loop. In the digital embodiment of the mechanism, the phase error signal is compared to a configurable threshold value to generate an exception event. If the number of exception events exceeds a configurable max_fail value after comparisons of a configurable number of phase error samples, the test fails. A pass/fail signal is output reflecting the result of the test.
    Type: Grant
    Filed: January 16, 2004
    Date of Patent: December 2, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Oren Eliezer, Bogdan Staszewski, Ofer Friedman
  • Publication number: 20080043818
    Abstract: A novel and useful fast hopping frequency synthesizer and transmitter associated therewith. The frequency synthesizer and transmitter incorporates a digitally controlled oscillator (DCO) adapted to operate open loop. Instantaneous frequency switching is achieved by changing an oscillator tuning word (OTW) to imitate the three oscillators of a UWB transmitter. In one embodiment, the DCO can change the frequency instantaneously within the 1/fT of the varactor devices used to construct the DCO. An all digital phase lock loop (ADPLL) is used for offline calibration prior to the start of packet transmission or reception. Any phase shift during the switching is tracked by a digital circuit in the transmitter. In a second embodiment, additional frequency accuracy is provided by use of a numerically controlled oscillator (NCO) that functions to generate a fine resolution complex exponential waveform which effectively shifts the synthesized frequency.
    Type: Application
    Filed: September 18, 2007
    Publication date: February 21, 2008
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nir Tal, Robert Staszewski, Ofer Friedman
  • Patent number: 7292618
    Abstract: A novel and useful fast hopping frequency synthesizer and transmitter associated therewith. The frequency synthesizer and transmitter incorporates a digitally controlled oscillator (DCO) adapted to operate open loop. Instantaneous frequency switching is achieved by changing an oscillator tuning word (OTW) to imitate the three oscillators of a UWB transmitter. In one embodiment, the DCO can change the frequency instantaneously within the 1/ƒT of the varactor devices used to construct the DCO. An all digital phase lock loop (ADPLL) is used for offline calibration prior to the start of packet transmission or reception. Any phase shift during the switching is tracked by a digital circuit in the transmitter. In a second embodiment, additional frequency accuracy is provided by use of a numerically controlled oscillator (NCO) that functions to generate a fine resolution complex exponential waveform which effectively shifts the synthesized frequency.
    Type: Grant
    Filed: May 10, 2006
    Date of Patent: November 6, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Nir Tal, Robert B. Staszewski, Ofer Friedman
  • Publication number: 20070223365
    Abstract: A novel and useful mechanism for reducing the required backoff and the peak to average power ratio (PAPR) needed for an OFDM transmitter whiles still meeting spectral mask and EVM specifications. The mechanism searches, for each packet to be transmitted, for several possible scrambler and encryption sequences that would yield the best spectral mask and EVM with lowest PAPR. The search can be performed using the existing transmitter and receiver PHY circuit chain to modulate and demodulate the candidate hypotheses. Once the scrambler sequence and/or encryption sequence is selected, the packet is transmitted using the selected scrambler and encryption sequences. In addition, the invention exploits the fact that even for very low backoff margins, a reduced number of candidate hypotheses may be tested while still yielding a high probability of meet the spectral mask and EVM specifications.
    Type: Application
    Filed: January 31, 2007
    Publication date: September 27, 2007
    Inventors: Yossi Tsfaty, Ofer Friedman, Itay Sherman, Avi Baum
  • Publication number: 20070047737
    Abstract: A novel system and method for correcting the residual phase offset between a recovered pilot signal and the received stereo signal. The invention uses a Costas loop as an auxiliary loop in addition to the pilot recovery phase locked loop (PLL) to lock onto the stereo component itself. This auxiliary loop functions to generate a pilot to stereo component phase correction signal that is added to the stereo carrier phase The resultant phase is used to generate the recovered pilot carrier used to demodulate the stereo MPX signal. The Costas loop is activated together with the main pilot recovery PLL that locks onto the pilot tone in the demodulated MPX signal. The auxiliary Costas loop is operative to track and determine a residual phase error of up to several degrees.
    Type: Application
    Filed: August 16, 2006
    Publication date: March 1, 2007
    Inventors: Gregory Lerner, Nir Tal, Ofer Friedman
  • Publication number: 20060256910
    Abstract: A novel and useful fast hopping frequency synthesizer and transmitter associated therewith. The frequency synthesizer and transmitter incorporates a digitally controlled oscillator (DCO) adapted to operate open loop. Instantaneous frequency switching is achieved by changing an oscillator tuning word (OTW) to imitate the three oscillators of a UWB transmitter. In one embodiment, the DCO can change the frequency instantaneously within the 1/fT of the varactor devices used to construct the DCO. An all digital phase lock loop (ADPLL) is used for offline calibration prior to the start of packet transmission or reception. Any phase shift during the switching is tracked by a digital circuit in the transmitter. In a second embodiment, additional frequency accuracy is provided by use of a numerically controlled oscillator (NCO) that functions to generate a fine resolution complex exponential waveform which effectively shifts the synthesized frequency.
    Type: Application
    Filed: May 10, 2006
    Publication date: November 16, 2006
    Inventors: Nir Tal, Robert Staszewski, Ofer Friedman
  • Publication number: 20060119493
    Abstract: A transmitter employing a sigma delta modulator having a noise transfer function adapted to shift quantization noise outside at least one frequency band of interest. A technique is presented to synthesize the controllers within a single-loop sigma delta modulator such that the noise transfer function can be chosen arbitrarily from a family of functions satisfying certain conditions. Using the novel modulator design technique, polar and Cartesian (i.e. quadrature) transmitter structures are supported. A transmitter employing polar transmit modulation is presented that shapes the spectral emissions of the digitally-controlled power amplifier such that they are significantly and sufficiently attenuated in one or more desired frequency bands. Similarly, a transmitter employing Cartesian transmit modulation is presented that shapes the spectral emissions of a hybrid power amplifier such that they are significantly and sufficiently attenuated in one or more desired frequency bands.
    Type: Application
    Filed: December 7, 2005
    Publication date: June 8, 2006
    Inventors: Nir Tal, Sameh Rezeg, Robert Staszewski, Oren Eliezer, Ofer Friedman
  • Publication number: 20040146098
    Abstract: An on-chip reduced complexity modulation noise estimation mechanism for performing nonlinear signal processing to analyze modulation noise to determine whether a semiconductor device under test complies with the performance criteria set by specifications or a standard corresponding thereto. When used in a two-point transmitter modulation architecture, the mechanism relies on the fact that the noise statistics at the output of the transmitter can be determined by observing the phase error output of the phase detector within the phase locked loop. In the digital embodiment of the mechanism, the phase error signal is compared to a configurable threshold value to generate an exception event. If the number of exception events exceeds a configurable max_fail value after comparisons of a configurable number of phase error samples, the test fails. A pass/fail signal is output reflecting the result of the test.
    Type: Application
    Filed: January 16, 2004
    Publication date: July 29, 2004
    Applicant: Texas Instruments Incorporated
    Inventors: Oren Eliezer, Bogdan Staszewski, Ofer Friedman