Patents by Inventor Oliver Aubel

Oliver Aubel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110049727
    Abstract: In a complex metallization system, the probability of dielectric breakdown may be reduced by vertically separating a critical area of high electric field strength and an area of reduced dielectric strength of the interlayer dielectric material. For this purpose, the interlayer dielectric material may be recessed after forming the metal regions and/or the metal regions may be increased in height and the corresponding recess may be refilled with an appropriate dielectric material.
    Type: Application
    Filed: August 11, 2010
    Publication date: March 3, 2011
    Inventors: Oliver Aubel, Frank Feustel, Christian Hennesthal
  • Publication number: 20100221911
    Abstract: During the formation of complex metallization systems, a conductive cap layer may be formed on a copper-containing metal region in order to enhance the electromigration behavior without negatively affecting the overall conductivity. At the same time, a thermo chemical treatment may be performed to provide superior surface conditions of the sensitive dielectric material and also to suppress carbon depletion, which may conventionally result in a significant variability of material characteristics of sensitive ULK materials.
    Type: Application
    Filed: February 24, 2010
    Publication date: September 2, 2010
    Inventors: Oliver Aubel, Joerg Hohage, Frank Feustel, Axel Preusse
  • Publication number: 20100134125
    Abstract: In a test structure for determining dielectric breakdown events of a metallization system of semiconductor devices, a built-in compliance functionality may allow reliable switching off of the test voltage prior to causing high leakage currents, which may conventionally result in significant damage. Consequently, further failure analysis may be possible after the occurrence of a dielectric breakdown event.
    Type: Application
    Filed: November 18, 2009
    Publication date: June 3, 2010
    Inventors: Oliver Aubel, Frank Feustel, Torsten Schmidt
  • Publication number: 20100133700
    Abstract: In a sophisticated metallization system, enhanced electromigration behavior may be accomplished by incorporating electromigration barriers into metal lines after a given distance, which may be accomplished by providing an increased width in order to obtain an enhanced average grain size in the intermediate metal regions of increased lateral width. Consequently, the electromigration induced material diffusion may encounter an overall increased grain size along the entire depth of the metal lines, thereby resulting in a significantly reduced electromigration effect and thus enhanced reliability of the critical metal lines.
    Type: Application
    Filed: November 24, 2009
    Publication date: June 3, 2010
    Inventors: Thomas Werner, Oliver Aubel, Frank Feustel
  • Publication number: 20100107403
    Abstract: In sophisticated integrated circuits, an electronic fuse may be formed such that an increased sensitivity to electromigration may be accomplished by including at least one region of increased current density. This may be accomplished by forming a corresponding fuse region as a non-linear configuration, wherein at corresponding connection portions of linear segments, the desired enhanced current crowding may occur during the application of the programming voltage. Hence, increased reliability and more space-efficient layout of the electronic fuses may be accomplished.
    Type: Application
    Filed: October 15, 2009
    Publication date: May 6, 2010
    Inventors: Oliver Aubel, Jens Poppe, Andreas Kurz, Roman Boschke
  • Patent number: 7512506
    Abstract: Methods, systems and program products are disclosed for performing a stress test of a line in an integrated circuit (IC) chip. One embodiment of the method includes: applying a constant current Is to the line; and stress testing the line while applying the constant current Is such that the constant current Is is not altered by a resistance change due to an onset of electromigration.
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: March 31, 2009
    Assignees: International Business Machines Corporation, Advanced Micro Devices, Inc.
    Inventors: Oliver Aubel, Tom C. Lee, Deborah M. Massey, Travis S. Merrill, Stanley W. Polchlopek, Alvin W. Strong, Timothy D. Sullivan
  • Publication number: 20080297188
    Abstract: Methods, systems and program products are disclosed for performing a stress test of a line in an integrated circuit (IC) chip. One embodiment of the method includes: applying a constant current IS to the line; and stress testing the line while applying the constant current IS such that the constant current IS is not altered by a resistance change due to an onset of electromigration.
    Type: Application
    Filed: May 31, 2007
    Publication date: December 4, 2008
    Applicants: International Business Machines Corporation, Advanced Micro Devices, Inc. (AMD)
    Inventors: Oliver Aubel, Tom C. Lee, Deborah M. Massey, Travis S. Merrill, Stanley W. Polchlopek, Alvin W. Strong, Timothy D. Sullivan
  • Publication number: 20080265247
    Abstract: A unified test structure which is applicable for all levels of a semiconductor device including a current path chain having a first half chain and a second half chain, wherein each half chain comprises lower metallization segments, upper metallization segments, an insulating layer between the lower metallization segments and the upper metallization segments, and connection segments. Each of the connection segments is electrically connected to a contact region of one of the lower metallization segments and to a contact region of one of the upper metallization segments to thereby electrically connect the respective lower metallization segment and the respective upper metallization segment, and the first half chain and the second half chain are of different configuration.
    Type: Application
    Filed: December 4, 2007
    Publication date: October 30, 2008
    Inventors: Frank Feustel, Pascal Limbecker, Oliver Aubel
  • Publication number: 20070105366
    Abstract: An explanation is given of, inter alia, methods in which the barrier material is removed at a via bottom or at a via top area by long-term heat treatment. Concurrently or alternatively, interconnects are coated with barrier material in a simple and uncomplicated manner by means of the long-term heat treatment.
    Type: Application
    Filed: October 30, 2006
    Publication date: May 10, 2007
    Inventors: Oliver Aubel, Wolfgang Hasse, Martina Hommel, Heinrich Koerner