Patents by Inventor Olivier Menut

Olivier Menut has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040075107
    Abstract: The semiconductor substrate of the integrated circuit includes at least one dielectrically isolating, vertical buried trench 2 having a height at least five times greater than its width, said trench laterally separating two regions 4, 5, and an epitaxial semiconductor layer 6 covering said trench.
    Type: Application
    Filed: December 2, 2003
    Publication date: April 22, 2004
    Inventor: Olivier Menut
  • Patent number: 6673703
    Abstract: A method of fabricating an integrated circuit including a monocrystalline silicon substrate, a layer of polycrystalline silicon on the top surface of the substrate and doped with at least two dopants with different rates of diffusion, in which method annealing is performed at a temperature and for a time such that a first dopant diffuses into a first zone and a second dopant diffuses into a second zone larger than the first zone.
    Type: Grant
    Filed: June 13, 2002
    Date of Patent: January 6, 2004
    Assignee: STMicroelectronics S.A.
    Inventors: Olivier Menut, Herve Jaouen
  • Patent number: 6670657
    Abstract: An integrated circuit is provided that includes a substrate incorporating a semiconductor photodiode device having a p-n junction. The photodiode device includes at least one capacitive trench buried in the substrate and connected in parallel with the junction. In a preferred embodiment, the substrate is formed from silicon, and the capacitive trench includes an internal doped silicon region partially enveloped by an insulating wall that laterally separates the internal region from the substrate. Also provided is a method for fabricating an integrated circuit including a substrate that incorporates a semiconductor photodiode device having a p-n junction.
    Type: Grant
    Filed: January 11, 2002
    Date of Patent: December 30, 2003
    Assignee: STMicroelectronics S.A.
    Inventors: Olivier Menut, Yvon Gris
  • Patent number: 6537873
    Abstract: The integrated circuit comprises a semiconductor substrate SB supporting a memory cell PM of the DRAM type comprising an access transistor T and a storage capacitor TRC. The access transistor is made on the substrate, and the substrate includes a capacitive trench TRC buried beneath the transistor and forming the storage capacitor, the capacitive trench being in contact with one of the source and drain regions of the transistor.
    Type: Grant
    Filed: January 11, 2002
    Date of Patent: March 25, 2003
    Assignee: STMicroelectronics S.A.
    Inventors: Olivier Menut, Yvon Gris
  • Publication number: 20030025125
    Abstract: The transistor includes an emitter region 17 disposed in a first isolating well 11, 150 formed in a semiconductor bulk. An extrinsic collector region 16 is disposed in a second isolating well 3, 150 formed in the semiconductor bulk SB and separated laterally from the first well by a bulk separator area 20. An intrinsic collector region is situated in the bulk separator area 20 in contact with the extrinsic collector region. An intrinsic base region 100 is formed which is thinner laterally than vertically and in contact with the intrinsic collector region and in contact with the emitter region through bearing on a vertical flank of the first isolating well facing a vertical flank of the second isolating well. An extrinsic base region 60 is formed which is substantially perpendicular to the intrinsic base region in the top part of the bulk separator area, and contact terminals C, B, E respectively in contact with the extrinsic collector region, the extrinsic base region, and the emitter region.
    Type: Application
    Filed: May 9, 2002
    Publication date: February 6, 2003
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Olivier Menut, Herve Jaouen
  • Publication number: 20030027383
    Abstract: A method for manufacturing a contact between a semiconductor substrate and a doped polysilicon layer deposited on the substrate with an interposed insulating layer, wherein elements adapted to making the insulating layer permeable to the migration of dopants from the polysilicon layer to the substrate are implanted.
    Type: Application
    Filed: July 30, 2002
    Publication date: February 6, 2003
    Inventors: Olivier Menut, Herve Jaouen, Guillaume Bouche
  • Publication number: 20030013262
    Abstract: A method of fabricating an integrated circuit including a monocrystalline silicon substrate, a layer of polycrystalline silicon on the top surface of the substrate and doped with at least two dopants with different rates of diffusion, in which method annealing is performed at a temperature and for a time such that a first dopant diffuses into a first zone and a second dopant diffuses into a second zone larger than the first zone.
    Type: Application
    Filed: June 13, 2002
    Publication date: January 16, 2003
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Olivier Menut, Herve Jaouen
  • Patent number: 6503812
    Abstract: The semiconductor device comprises a semiconductor substrate (SB) having locally at least one zone (ZL) terminating in the surface of the substrate and entirely bordered, along its lateral edges and its bottom, by an insulating material so as to be completely isolated from the rest of the substrate. The horizontal isolating layer may be a layer of constant thickness or a crenellated layer.
    Type: Grant
    Filed: January 11, 2002
    Date of Patent: January 7, 2003
    Assignee: STMicroelectronics S. A.
    Inventors: Olivier Menut, Guillaume Bouche, Herve Jaouen
  • Publication number: 20020119620
    Abstract: The integrated circuit comprises a semiconductor substrate SB supporting a memory cell PM of the DRAM type comprising an access transistor T and a storage capacitor TRC. The access transistor is made on the substrate, and the substrate includes a capacitive trench TRC buried beneath the transistor and forming the storage capacitor, the capacitive trench being in contact with one of the source and drain regions of the transistor.
    Type: Application
    Filed: January 11, 2002
    Publication date: August 29, 2002
    Applicant: STMicroelectronics S.A.
    Inventors: Olivier Menut, Yvon Gris
  • Publication number: 20020113233
    Abstract: An integrated circuit is provided that includes a substrate incorporating a semiconductor photodiode device having a p-n junction. The photodiode device includes at least one capacitive trench buried in the substrate and connected in parallel with the junction. In a preferred embodiment, the substrate is formed from silicon, and the capacitive trench includes an internal doped silicon region partially enveloped by an insulating wall that laterally separates the internal region from the substrate. Also provided is a method for fabricating an integrated circuit including a substrate that incorporates a semiconductor photodiode device having a p-n junction.
    Type: Application
    Filed: January 11, 2002
    Publication date: August 22, 2002
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Olivier Menut, Yvon Gris
  • Publication number: 20020109188
    Abstract: The semiconductor device comprises a semiconductor substrate (SB) having locally at least one zone (ZL) terminating in the surface of the substrate and entirely bordered, along its lateral edges and its bottom, by an insulating material so as to be completely isolated from the rest of the substrate. The horizontal isolating layer may be a layer of constant thickness or a crenellated layer.
    Type: Application
    Filed: January 11, 2002
    Publication date: August 15, 2002
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Olivier Menut, Guillaume Bouche, Herve Jaouen
  • Publication number: 20020094678
    Abstract: An initial single-crystal substrate 1 having, locally and on the surface, at least one discontinuity in the single-crystal lattice is formed. The initial substrate is recessed at the discontinuity. The single-crystal lattice is amorphized around the periphery ofthe recess. A layer ofamorphous material having the same chemical composition as that ofthe initial substrate is deposited on the structure obtained. The structure obtained is thermally annealed in order to recrystallize the amorphous material so as to be continuous with the single-crystal lattice ofthe initial substrate.
    Type: Application
    Filed: January 11, 2002
    Publication date: July 18, 2002
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Olivier Menut, Yvon Gris