Patents by Inventor Péter Onódy

Péter Onódy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250096791
    Abstract: A method for protecting a system including a driver integrated circuit includes receiving a driver input signal. The method includes driving an output signal externally to the driver integrated circuit. The output signal is driven based on the driver input signal and an indication of a delay between receipt of an edge of the driver input signal and arrival of a corresponding edge of the output signal at an output node coupled to a terminal of the driver integrated circuit.
    Type: Application
    Filed: August 26, 2024
    Publication date: March 20, 2025
    Inventors: Péter Onódy, Tamás Marozsák, Michael R. May, Fernando Naim Lavalle Aviles, Patrick De Bakker
  • Patent number: 12119811
    Abstract: A method for protecting a system including a driver integrated circuit includes receiving a driver input signal. The method includes driving an output signal externally to the driver integrated circuit. The output signal is driven based on the driver input signal and an indication of a delay between receipt of an edge of the driver input signal and arrival of a corresponding edge of the output signal at an output node coupled to a terminal of the driver integrated circuit.
    Type: Grant
    Filed: March 27, 2023
    Date of Patent: October 15, 2024
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, Tamás Marozsák, Michael R. May, Fernando Naim Lavalle Aviles, Patrick De Bakker
  • Patent number: 12052018
    Abstract: A driver circuit includes a first deglitcher circuit that delays a rising edge or a falling edge of an input signal according to a mode control signal and supplies a first output signal. A second deglitcher circuit receives the first output signal and delays either a rising edge or a falling edge of the first output signal by a second delay according to the mode control signal and supplies a second output signal. Logic gates combine the first and second output signals to supply gate control signals for output transistors to drive the driver circuit output. A sum of the first delay and the second delay determines the total deglitch time defining a pulse width of pulses that are suppressed by the driver circuit and the second delay determines a non-overlap time. The non-overlap time overlaps in time with the total deglitch time.
    Type: Grant
    Filed: June 1, 2023
    Date of Patent: July 30, 2024
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, András V. Horváth
  • Publication number: 20240134404
    Abstract: A method for regulating a voltage reference signal includes providing a first output current during a first interval and a boosted output current during a second interval to generate a low-dropout voltage reference signal based on a first power supply voltage, a second power supply voltage, and a reference voltage level. The method includes, during the second interval, compensating for a voltage drop caused by providing the boosted output current. The first output current may be provided in a first mode of operation. The boosted output current and voltage drop compensation may be provided in a boosted mode of operation.
    Type: Application
    Filed: November 15, 2023
    Publication date: April 25, 2024
    Inventors: Péter Onódy, Tamás Marozsák, Viktor Zsolczai, András V. Horváth
  • Publication number: 20240039519
    Abstract: A driver circuit includes a first deglitcher circuit that delays a rising edge or a falling edge of an input signal according to a mode control signal and supplies a first output signal. A second deglitcher circuit receives the first output signal and delays either a rising edge or a falling edge of the first output signal by a second delay according to the mode control signal and supplies a second output signal. Logic gates combine the first and second output signals to supply gate control signals for output transistors to drive the driver circuit output. A sum of the first delay and the second delay determines the total deglitch time defining a pulse width of pulses that are suppressed by the driver circuit and the second delay determines a non-overlap time. The non-overlap time overlaps in time with the total deglitch time.
    Type: Application
    Filed: June 1, 2023
    Publication date: February 1, 2024
    Inventors: Péter Onódy, András V. Horváth
  • Patent number: 11705892
    Abstract: A driver circuit includes a first deglitcher circuit that delays a rising edge or a falling edge of an input signal according to a mode control signal and supplies a first output signal. A second deglitcher circuit receives the first output signal and delays either a rising edge or a falling edge of the first output signal by a second delay according to the mode control signal and supplies a second output signal. Logic gates combine the first and second output signals to supply gate control signals for output transistors to drive the driver circuit output. A sum of the first delay and the second delay determines the total deglitch time defining a pulse width of pulses that are suppressed by the driver circuit and the second delay determines a non-overlap time. The non-overlap time overlaps in time with the total deglitch time.
    Type: Grant
    Filed: February 17, 2022
    Date of Patent: July 18, 2023
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, András V. Horváth
  • Patent number: 11641197
    Abstract: A method for protecting a system including a driver integrated circuit includes receiving a driver input signal. The method includes driving an output signal externally to the driver integrated circuit. The output signal is driven based on the driver input signal and an indication of a delay between receipt of an edge of the driver input signal and arrival of a corresponding edge of the output signal at an output node coupled to a terminal of the driver integrated circuit.
    Type: Grant
    Filed: April 28, 2021
    Date of Patent: May 2, 2023
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, Tamás Marozsák, Michael R. May, Fernando Naim Lavalle Aviles, Patrick De Bakker
  • Patent number: 11561563
    Abstract: A supply-glitch-tolerant voltage regulator includes a regulated voltage node and an output transistor having a source terminal, a gate terminal, and a drain terminal. The source terminal is coupled to the regulated voltage node. The supply-glitch-tolerant voltage regulator includes a first current generator coupled between a first node and a first power supply node. The supply-glitch-tolerant voltage regulator includes a second current generator coupled between the first node and a second power supply node. The supply-glitch-tolerant voltage regulator includes a feedback circuit coupled to the first current generator and the second current generator and is configured to adjust a voltage on the first node based on a reference voltage and a voltage level on the regulated voltage node. The supply-glitch-tolerant voltage regulator includes a diode coupled between the drain terminal and the first power supply node and a resistor coupled between the gate terminal and the first node.
    Type: Grant
    Filed: December 11, 2020
    Date of Patent: January 24, 2023
    Assignee: Skyworks Solutions, Inc.
    Inventors: Viktor Zsolczai, András V. Horváth, Péter Onódy
  • Patent number: 11556144
    Abstract: A method for regulating a voltage reference signal includes providing a first output current during a first interval and a boosted output current during a second interval to generate a low-dropout voltage reference signal based on a first power supply voltage, a second power supply voltage, and a reference voltage level. The method includes, during the second interval, compensating for a voltage drop caused by providing the boosted output current. The first output current may be provided in a first mode of operation. The boosted output current and voltage drop compensation may be provided in a boosted mode of operation.
    Type: Grant
    Filed: December 16, 2020
    Date of Patent: January 17, 2023
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, Tamás Marozsák, Viktor Zsolczai, András V. Horváth
  • Patent number: 11502683
    Abstract: A method for driving an output node includes driving a control node of an output device coupled to the output node according to an input signal and using a fixed regulated voltage and a variable regulated voltage. The method includes generating the fixed regulated voltage based on a first power supply voltage, a second power supply voltage, and a first reference voltage. The method includes generating the variable regulated voltage based on the first power supply voltage, the second power supply voltage, and a second reference voltage. The method includes generating the second reference voltage based on the first power supply voltage, the second power supply voltage, a reference current, and a predetermined target voltage level of the control node of the output device. In an embodiment of the method, generating the second reference voltage includes periodically calibrating the second reference voltage.
    Type: Grant
    Filed: April 14, 2021
    Date of Patent: November 15, 2022
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, Tamás Marozsák
  • Publication number: 20220352884
    Abstract: A method for protecting a system including a driver integrated circuit includes receiving a driver input signal. The method includes driving an output signal externally to the driver integrated circuit. The output signal is driven based on the driver input signal and an indication of a delay between receipt of an edge of the driver input signal and arrival of a corresponding edge of the output signal at an output node coupled to a terminal of the driver integrated circuit.
    Type: Application
    Filed: April 28, 2021
    Publication date: November 3, 2022
    Inventors: Péter Onódy, Tamás Marozsák, Michael R. May, Fernando Naim Lavalle Aviles, Patrick De Bakker
  • Publication number: 20220337238
    Abstract: A method for driving an output node includes driving a control node of an output device coupled to the output node according to an input signal and using a fixed regulated voltage and a variable regulated voltage. The method includes generating the fixed regulated voltage based on a first power supply voltage, a second power supply voltage, and a first reference voltage. The method includes generating the variable regulated voltage based on the first power supply voltage, the second power supply voltage, and a second reference voltage. The method includes generating the second reference voltage based on the first power supply voltage, the second power supply voltage, a reference current, and a predetermined target voltage level of the control node of the output device. In an embodiment of the method, generating the second reference voltage includes periodically calibrating the second reference voltage.
    Type: Application
    Filed: April 14, 2021
    Publication date: October 20, 2022
    Inventors: Péter Onódy, Tamás Marozsák
  • Publication number: 20220200580
    Abstract: A driver circuit includes a first deglitcher circuit that delays a rising edge or a falling edge of an input signal according to a mode control signal and supplies a first output signal. A second deglitcher circuit receives the first output signal and delays either a rising edge or a falling edge of the first output signal by a second delay according to the mode control signal and supplies a second output signal. Logic gates combine the first and second output signals to supply gate control signals for output transistors to drive the driver circuit output. A sum of the first delay and the second delay determines the total deglitch time defining a pulse width of pulses that are suppressed by the driver circuit and the second delay determines a non-overlap time. The non-overlap time overlaps in time with the total deglitch time.
    Type: Application
    Filed: February 17, 2022
    Publication date: June 23, 2022
    Inventors: Péter Onódy, András V. Horváth
  • Publication number: 20220187862
    Abstract: A method for regulating a voltage reference signal includes providing a first output current during a first interval and a boosted output current during a second interval to generate a low-dropout voltage reference signal based on a first power supply voltage, a second power supply voltage, and a reference voltage level. The method includes, during the second interval, compensating for a voltage drop caused by providing the boosted output current. The first output current may be provided in a first mode of operation. The boosted output current and voltage drop compensation may be provided in a boosted mode of operation.
    Type: Application
    Filed: December 16, 2020
    Publication date: June 16, 2022
    Inventors: Péter Onódy, Tamás Marozsák, Viktor Zsolczai, András V. Horváth
  • Publication number: 20220187861
    Abstract: A supply-glitch-tolerant voltage regulator includes a regulated voltage node and an output transistor having a source terminal, a gate terminal, and a drain terminal. The source terminal is coupled to the regulated voltage node. The supply-glitch-tolerant voltage regulator includes a first current generator coupled between a first node and a first power supply node. The supply-glitch-tolerant voltage regulator includes a second current generator coupled between the first node and a second power supply node. The supply-glitch-tolerant voltage regulator includes a feedback circuit coupled to the first current generator and the second current generator and is configured to adjust a voltage on the first node based on a reference voltage and a voltage level on the regulated voltage node. The supply-glitch-tolerant voltage regulator includes a diode coupled between the drain terminal and the first power supply node and a resistor coupled between the gate terminal and the first node.
    Type: Application
    Filed: December 11, 2020
    Publication date: June 16, 2022
    Inventors: Viktor Zsolczai, András V. Horváth, Péter Onódy
  • Patent number: 11258432
    Abstract: A driver circuit includes a first deglitcher circuit that delays a rising edge or a falling edge of an input signal according to a mode control signal and supplies a first output signal. A second deglitcher circuit receives the first output signal and delays either a rising edge or a falling edge of the first output signal by a second delay according to the mode control signal and supplies a second output signal. Logic gates combine the first and second output signals to supply gate control signals for output transistors to drive the driver circuit output. A sum of the first delay and the second delay determines the total deglitch time defining a pulse width of pulses that are suppressed by the driver circuit and the second delay determines a non-overlap time. The non-overlap time overlaps in time with the total deglitch time.
    Type: Grant
    Filed: December 17, 2020
    Date of Patent: February 22, 2022
    Assignee: Skyworks Solutions, Inc.
    Inventors: Péter Onódy, András V. Horváth
  • Patent number: 10153909
    Abstract: In some embodiments, a powered device includes a powered device circuit, which may include a maintain power signature (MPS) circuit configured to compare a sense current to a reference current. In a first mode, the MPS circuit may be configured to automatically generate an MPS signal when the sense current is less than the reference current.
    Type: Grant
    Filed: July 6, 2015
    Date of Patent: December 11, 2018
    Assignee: Silicon Laboratories Inc.
    Inventors: Vince András Horváth, Tamás Marozsák, Péter Onódy, John Gammel
  • Patent number: 9954430
    Abstract: In some embodiments, powered devices, circuits, and methods are disclosed that may include biasing a hot swap switch to couple a capacitor of a DC-DC converter to negative supply node when an input voltage exceeds a threshold and biasing a telephony switch to couple a positive supply node to a negative supply node when the input voltage exceeds the threshold. Further, the method may further include deactivating the hot swap switch after a period of time, and continuing to bias the telephony switch.
    Type: Grant
    Filed: July 15, 2015
    Date of Patent: April 24, 2018
    Assignee: Silicon Laboratories Inc.
    Inventors: Vince András Horváth, Tamás Marozsák, Péter Onódy, John Gammel
  • Publication number: 20170019262
    Abstract: In some embodiments, powered devices, circuits, and methods are disclosed that may include biasing a hot swap switch to couple a capacitor of a DC-DC converter to negative supply node when an input voltage exceeds a threshold and biasing a telephony switch to couple a positive supply node to a negative supply node when the input voltage exceeds the threshold. Further, the method may further include deactivating the hot swap switch after a period of time, and continuing to bias the telephony switch.
    Type: Application
    Filed: July 15, 2015
    Publication date: January 19, 2017
    Applicant: Silicon Laboratories Inc.
    Inventors: Vince András Horváth, Tamás Marozsák, Péter Onódy, John Gammel
  • Publication number: 20170012787
    Abstract: In some embodiments, a powered device includes a powered device circuit, which may include a maintain power signature (MPS) circuit configured to compare a sense current to a reference current. In a first mode, the MPS circuit may be configured to automatically generate an MPS signal when the sense current is less than the reference current.
    Type: Application
    Filed: July 6, 2015
    Publication date: January 12, 2017
    Applicant: SILICON LABORATORIES INC.
    Inventors: Vince András Horváth, Tamás Marozsák, Péter Onódy, John Gammel