Patents by Inventor Padmmasini Desikan

Padmmasini Desikan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230378920
    Abstract: Low noise amplifiers (LNAs) are disclosed. In one aspect, an LNA may have distortion cancellation that is orthogonally implemented relative to noise cancellation such that changes to the distortion cancellation do not affect the noise cancellation. In further exemplary aspects, cancellation circuitry is added in parallel to a main or primary LNA path. The cancellation circuitry may include an initial impedance matching amplifier that effectuates noise cancellation and a second amplifier that effectuates distortion cancellation. Variations in the placement and composition of the second amplifier are provided. By providing a second path that allows for independent control of noise and distortion cancellation, overall performance of the LNA is improved.
    Type: Application
    Filed: April 11, 2023
    Publication date: November 23, 2023
    Inventors: Baker Scott, George Maxim, Mostafa Savadi Osgooei, Padmmasini Desikan
  • Publication number: 20230344392
    Abstract: Disclosed is a low noise amplifier system. Included is a main amplifier having a main input coupled to a RF input and a main output connected to an RF output and an impedance amplifier having an impedance input coupled to the RF input and an impedance output coupled to the RF output, wherein the impedance amplifier is configured to provide input impedance matching to the main amplifier. The impedance amplifier also provides a first noise path that passes through the impedance amplifier such that the noise generated by the impedance amplifier is substantially out of phase with the noise that passes through a second noise path that passes through the main amplifier. A neutralization amplifier is configured to reduce parasitic capacitive loading within the first noise path.
    Type: Application
    Filed: April 22, 2022
    Publication date: October 26, 2023
    Inventors: Baker Scott, Padmmasini Desikan, George Maxim, Mihai Murgulescu
  • Publication number: 20230344391
    Abstract: Disclosed is a low noise amplifier system. Included is a main amplifier having a main input coupled to a RF input and a main output connected to an RF output and an impedance amplifier having an impedance input coupled to the RF input and an impedance output coupled to the RF output, wherein the impedance amplifier is configured to provide input impedance matching to the main amplifier. The impedance amplifier also provides a first noise path that passes through the impedance amplifier such that the noise generated by the impedance amplifier is substantially out of phase with the noise that passes through a second noise path that passes through the main amplifier.
    Type: Application
    Filed: April 22, 2022
    Publication date: October 26, 2023
    Inventors: Baker Scott, Mihai Murgulescu, George Maxim, Padmmasini Desikan
  • Patent number: 10897246
    Abstract: RF switching circuitry includes a plurality of FETs coupled between an input node, an output node, and a gate drive node. When a positive power supply voltage is provided at the gate drive node, the plurality of FETs turn on and provide a low impedance path between the input node and the output node. When a negative power supply voltage is provided at the gate drive node, the plurality of FETs turn off and provide a high impedance path between the input node and the output node. Switch acceleration circuitry in the RF switching circuitry includes a bypass FET and multi-level driver circuitry. The bypass FET selectively bypasses the common resistor in response to a multi-level drive signal. The multi-level driver circuitry uses a built-in gate to capacitance of the bypass FET to provide the multi-level drive signal at an overvoltage that is above the positive power supply voltage.
    Type: Grant
    Filed: November 10, 2017
    Date of Patent: January 19, 2021
    Assignee: Qorvo US, Inc.
    Inventors: Baker Scott, George Maxim, Padmmasini Desikan, Dirk Robert Walter Leipold
  • Patent number: 10777517
    Abstract: An apparatus with a body layer disposed over a substrate is disclosed. The body layer has first and second diffusion areas with a first current collection area between the two. A plurality of first drain/source (D/S) diffusions spaced parallel with one another resides within the first diffusion area. A plurality of first channel regions resides within the first diffusion area such that each of the plurality of first channel regions resides between an adjacent pair of the plurality of the first D/S diffusions. A plurality of second D/S diffusions resides within the second diffusion area and are spaced parallel with one another. A plurality of second channel regions reside within the second diffusion area such that each of the plurality of second channel regions resides between an adjacent pair of the plurality of the second D/S diffusions. A first current collection diffusion resides within the first current collection area.
    Type: Grant
    Filed: May 7, 2019
    Date of Patent: September 15, 2020
    Assignee: Qorvo US, Inc.
    Inventors: Baker Scott, George Maxim, Padmmasini Desikan
  • Patent number: 10659031
    Abstract: A radio frequency switch made up of a plurality of switch cells coupled in series between a first node and a second node is disclosed. Each of the plurality of switch cells has a switch field-effect transistor (FET) having a switch drain terminal, a switch source terminal, a switch gate terminal, and a switch body terminal. A body bias network having a first body bias FET with a first drain terminal coupled to the switch body terminal includes a first cross-FET with a second drain terminal coupled to a first source terminal of the first bias body FET and a second source terminal coupled to the switch gate terminal. A second body bias FET has a third drain terminal coupled to the switch body terminal, and a second cross-FET has a fourth drain terminal coupled to a third source terminal of the second body bias FET.
    Type: Grant
    Filed: July 30, 2018
    Date of Patent: May 19, 2020
    Assignee: Qorvo US, Inc.
    Inventors: Stephen James Franck, Baker Scott, George Maxim, Padmmasini Desikan
  • Publication number: 20200036370
    Abstract: A radio frequency switch made up of a plurality of switch cells coupled in series between a first node and a second node is disclosed. Each of the plurality of switch cells has a switch field-effect transistor (FET) having a switch drain terminal, a switch source terminal, a switch gate terminal, and a switch body terminal. A body bias network having a first body bias FET with a first drain terminal coupled to the switch body terminal includes a first cross-FET with a second drain terminal coupled to a first source terminal of the first bias body FET and a second source terminal coupled to the switch gate terminal. A second body bias FET has a third drain terminal coupled to the switch body terminal, and a second cross-FET has a fourth drain terminal coupled to a third source terminal of the second body bias FET.
    Type: Application
    Filed: July 30, 2018
    Publication date: January 30, 2020
    Inventors: Stephen James Franck, Baker Scott, George Maxim, Padmmasini Desikan
  • Publication number: 20190149142
    Abstract: RF switching circuitry includes a plurality of FETs coupled between an input node, an output node, and a gate drive node. When a positive power supply voltage is provided at the gate drive node, the plurality of FETs turn on and provide a low impedance path between the input node and the output node. When a negative power supply voltage is provided at the gate drive node, the plurality of FETs turn off and provide a high impedance path between the input node and the output node. Switch acceleration circuitry in the RF switching circuitry includes a bypass FET and multi-level driver circuitry. The bypass FET selectively bypasses the common resistor in response to a multi-level drive signal. The multi-level driver circuitry uses a built-in gate to capacitance of the bypass FET to provide the multi-level drive signal at an overvoltage that is above the positive power supply voltage.
    Type: Application
    Filed: November 10, 2017
    Publication date: May 16, 2019
    Inventors: Baker Scott, George Maxim, Padmmasini Desikan, Dirk Robert Walter Leipold