Patents by Inventor Pamela Kumar

Pamela Kumar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7233597
    Abstract: A high speed parser containing a content addressable memory (CAM) providing select values to multiplexers. The CAM is programmed to implement search rules which examine input data for specific semantics according to a protocol, and outputs the specific bit positions at which the corresponding desired data units are present. The outputs are provided to multiplexers to cause the desired data units to be selected on the corresponding output paths of the multiplexors.
    Type: Grant
    Filed: February 11, 2003
    Date of Patent: June 19, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Pamela Kumar, Cyril John Chemparathy, Mohit Sharma
  • Patent number: 6839799
    Abstract: A method is provided for prioritizing the entries in a database, where each entry is composed of multiple dimensions. Prioritization is required when there are multiple matches in the database. The number of matches can be the same as the number of entries in the database. To prioritize such a huge number of entries in a minimum number of clock cycles, a distributed prioritizer is implemented by partitioning stored binary data into half nibbles comprising of two bits of data each. Each half nibble is encoded into an expanded format allotting priority value to the stored encoded half nibbles. The stored encoded half nibbles are compared across a word array to determine an exact match.
    Type: Grant
    Filed: July 17, 2001
    Date of Patent: January 4, 2005
    Assignee: Alliance Semiconductor
    Inventors: Pamela Kumar, Mohit Sharma, Damodar Reddy Thummalapally, Tavare Dhanaraj B.
  • Patent number: 6825706
    Abstract: A multiplexer containing multiple cells sharing a common output line. The cells select one of multiple input bits. The output line is first charged to a first logical value (e.g., 0), and one of the cells drives the output line to a second logical value (1) if the corresponding input bit does not equal the first logical value. The remaining cells may not affect the output line. Due to such an implementation, the number of transistors may be reduced.
    Type: Grant
    Filed: February 11, 2003
    Date of Patent: November 30, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Pamela Kumar, Mohit Sharma
  • Publication number: 20040156371
    Abstract: A high speed parser containing a content addressable memory (CAM) providing select values to multiplexers. The CAM is programmed to implement search rules which examine input data for specific semantics according to a protocol, and outputs the specific bit positions at which the corresponding desired data units are present. The outputs are provided to multiplexers to cause the desired data units to be selected on the corresponding output paths of the multiplexors.
    Type: Application
    Filed: February 11, 2003
    Publication date: August 12, 2004
    Applicant: Texas Instruments Incorporated
    Inventors: Pamela Kumar, Cyril John Chemparathy, Mohit Sharma
  • Publication number: 20040155695
    Abstract: A multiplexer containing multiple cells sharing a common output line. The cells select one of multiple input bits. The output line is first charged to a first logical value (e.g., 0), and one of the cells drives the output line to a second logical value (1) if the corresponding input bit does not equal the first logical value. The remaining cells may not affect the output line. Due to such an implementation, the number of transistors may be reduced.
    Type: Application
    Filed: February 11, 2003
    Publication date: August 12, 2004
    Applicant: Texas Instruments Incorporated
    Inventors: Pamela Kumar, Mohit Sharma
  • Publication number: 20030033326
    Abstract: A method is provided for prioritizing the entries in a database, where each entry is composed of multiple dimensions. Prioritization is required when there are multiple matches in the database. The number of matches can be the same as the number of entries in the database. To prioritize such a huge number of entries in a minimum number of clock cycles, a distributed prioritizer is implemented by partitioning stored binary data into half nibbles comprising of two bits of data each. Each half nibble is encoded into an expanded format allotting priority value to the stored encoded half nibbles. The stored encoded half nibbles are compared across a word array to determine an exact match.
    Type: Application
    Filed: July 17, 2001
    Publication date: February 13, 2003
    Inventors: Pamela Kumar, Mohit Sharma, Damodar Reddy Thummalapally, Tavare Dhanaraj B.
  • Publication number: 20030005210
    Abstract: An intelligent content addressable memory (CAM) cell for CIDR co-processors is disclosed. The CAM cell is operative to search and compare external data from an external search data key with stored data. The CAM cell comprises means for containing the stored data and means for enabling a mask prefix read path for a work matching the external search data key. Furthermore, the CAM cell includes means for merging a mask prefix pattern of all matching entries in order to generate a device longest prefix match. A comparison is made between the device longest prefix match and word mask prefix data in order to find the desired data.
    Type: Application
    Filed: May 24, 2001
    Publication date: January 2, 2003
    Inventors: Damodar Reddy Thummalapally, Mohit Sharma, Pamela Kumar