Patents by Inventor Pang-yen Chin

Pang-yen Chin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230378971
    Abstract: A high-speed successive-approximation register analog-to-digital converter (SAR ADC) is shown. A digital-to-analog converter (DAC), a comparator, and a SAR logic circuit are configured to form a loop for successive approximation of a digital representation of an analog input. The SAR logic circuit includes a plurality of latches. Each latch uses a one-gate-delay circuit to wire the comparator to one bit-control terminal of the DAC.
    Type: Application
    Filed: January 20, 2023
    Publication date: November 23, 2023
    Inventors: Pang-Yen CHIN, Wei-Hsin TSENG, Kuan-Ta CHEN
  • Patent number: 10615820
    Abstract: A continuous time delta sigma modulator is described in this application. In one example, the continuous time delta sigma modulator includes: a quantizer, a buffer module, a randomizer, and a reference module. The quantizer includes a comparator that generates a digital output based on a comparison of a reference potential with an input generated based on a sample of an analog signal. The buffer module stores the digital output for a predetermined delay period and outputs the digital output after the predetermined delay period as a delayed digital output. The randomizer randomizes the delayed digital output to generate a randomized digital output. The reference module modifies the reference potential based on the randomized digital output.
    Type: Grant
    Filed: October 30, 2018
    Date of Patent: April 7, 2020
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Bei-Shing Lien, Jaw-Juinn Horng, Tai-cheng Kee, Pang-yen Chin
  • Publication number: 20190149164
    Abstract: A continuous time delta sigma modulator is disclosed. In one example, the continuous time delta sigma modulator includes: a quantizer, a buffer module, a randomizer, and a reference module. The quantizer includes a comparator that generates a digital output based on a comparison of a reference potential with an input generated based on a sample of an analog signal. The buffer module stores the digital output for a predetermined delay period and outputs the digital output after the predetermined delay period as a delayed digital output. The randomizer randomizes the delayed digital output to generate a randomized digital output. The reference module modifies the reference potential based on the randomized digital output.
    Type: Application
    Filed: October 30, 2018
    Publication date: May 16, 2019
    Inventors: Bei-Shing LIEN, Jaw-Juinn Horng, Tai-cheng Kee, Pang-yen Chin