Patents by Inventor Pao-Lu Louis Huang

Pao-Lu Louis Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7644311
    Abstract: A process and system for estimating the soft error rate of an integrated circuit. The process involves determining the surface area of and charge stored on each logic node on the integrated circuit. Then a response curve is used to estimate the soft error rate for a logic node using the charge stored on the logic node. Different response curves exist for integrated circuits of different technologies and products. Finally, the soft error rate of the integrated circuit can be estimated using the soft error rates for each logic node.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: January 5, 2010
    Assignee: Integrated Device Technology, Inc.
    Inventors: Chuen-Der Lien, Pao-Lu Louis Huang
  • Patent number: 7474011
    Abstract: A process and system for estimating the occurrence of single event latch-up in an integrated circuit. The process involves determining the resistance between each junction and the closest appropriate tap in a regular shaped well. Each junction occurring in an irregular-shaped well is also identified. Finally, the method may make suggestions for lowering the probability that single event latch-up may occur in the integrated circuit.
    Type: Grant
    Filed: September 25, 2006
    Date of Patent: January 6, 2009
    Assignee: Integrated Device Technologies, inc.
    Inventors: Chuen-Der Lien, Ta-Ke Tien, Pao-Lu Louis Huang
  • Publication number: 20080122473
    Abstract: A process and system for estimating the occurrence of single event latch-up in an integrated circuit. The process involves determining the resistance between each junction and the closest appropriate tap in a regular shaped well. Each junction occurring in an irregular-shaped well is also identified. Finally, the method may make suggestions for lowering the probability that single event latch-up may occur in the integrated circuit.
    Type: Application
    Filed: September 25, 2006
    Publication date: May 29, 2008
    Inventors: Chuen-Der Lien, Ta-Ke Tien, Pao-Lu Louis Huang
  • Patent number: 7286438
    Abstract: A dual or multi port memory device including a first group of bit lines associated with the first port a second group of bit lines associated with the second port, wherein the bit lines are arranged in different metalization layers and separated horizontally to reduce one or both of stray and coupling capacitance associated with the bit lines. In one exemplary embodiment, the bit lines from each port that are in closer proximity to the bit lines of the other (or another) port are disposed in different metallization layers to reduce coupling capacitance therebetween. One or more further embodiments can include VSS or VDD line(s) located horizontally between the bit lines and metal to substrate contacts for the bit lines can be formed in opposite corners of the memory device to further reduce capacitance.
    Type: Grant
    Filed: April 12, 2006
    Date of Patent: October 23, 2007
    Assignee: Integrated Device Technology, Inc.
    Inventors: Chuen-Der Lien, Pao-Lu Louis Huang