Patents by Inventor Pao-Nan Li

Pao-Nan Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7948070
    Abstract: A semiconductor package having an impedance matching device is disclosed, which is especially applicable to conventional system-in-package structures and system packaging design with high-density I/O design. The impedance matching device achieves impedance matching between a semiconductor chip and a signal transmission wiring on the substrate or between different systems integrated in the semiconductor package by employment of a vertical conductive line or combination of a vertical conductive line and a stub transmission line. The vertical conductive line is electrically connected with the signal transmission wiring on the substrate at one end thereof, and the stub transmission line may be further connected to the other end of the vertical conductive line. This impedance matching device helps to effectively reduce the wiring area of an impedance matching network of the semiconductor package and enhance the flexibility and interchangeability in layout of the wiring.
    Type: Grant
    Filed: February 13, 2008
    Date of Patent: May 24, 2011
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Tseng-ying Chuang, Pao-nan Li
  • Publication number: 20080191362
    Abstract: A semiconductor package having an impedance matching device is disclosed, which is especially applicable to conventional system-in-package structures and system packaging design with high-density I/O design. The impedance matching device achieves impedance matching between a semiconductor chip and a signal transmission wiring on the substrate or between different systems integrated in the semiconductor package by employment of a vertical conductive line or combination of a vertical conductive line and a stub transmission line. The vertical conductive line is electrically connected with the signal transmission wiring on the substrate at one end thereof, and the stub transmission line may be further connected to the other end of the vertical conductive line. This impedance matching device helps to effectively reduce the wiring area of an impedance matching network of the semiconductor package and enhance the flexibility and interchangeability in layout of the wiring.
    Type: Application
    Filed: February 13, 2008
    Publication date: August 14, 2008
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Tseng-ying Chuang, Pao-nan Li
  • Patent number: 7235989
    Abstract: An electrical test device including a substrate and a plurality of test pads. The test pads are disposed on a second surface of the substrate. Each test pad has a test hole, and first and second isolation slots. The first isolation slot is disposed on the periphery of the test hole, and defines a signal region for connecting a signal terminal of a test probe. The second isolation slot is disposed on the periphery of the first isolation slot, and a ground region is defined between the first and second isolation slots. The ground region is used for connecting a ground terminal of the test probe. The test pad can match with the test probe so that the test probe can connect to the test pad for providing signal to the test probe. The electrical test device can easily measure the real electrical characteristic of the signal from the substrate.
    Type: Grant
    Filed: September 23, 2005
    Date of Patent: June 26, 2007
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Pao-Nan Li, Chih-Wei Tsai
  • Publication number: 20060087333
    Abstract: The invention relates to an electrical test device having isolation slot. The electrical test device comprises a substrate and a plurality of test pads. The test pads are disposed on a second surface of the substrate. Each test pads has a test hole, a first isolation slot and a second isolation slot. The first isolation slot is disposed on the periphery of the test hole, and defines a signal region for connecting a signal terminal of a test probe. The second isolation slot is disposed on the periphery of the first isolation slot, and a ground region is defined between the first isolation slot and the second isolation slot. The ground region is used for connecting a ground terminal of the test probe. The test pad of the invention can match with the test probe so that the test probe can connect to the test pad for providing signal to the test probe. Therefore, the electrical test device can be utilized to easily measure the real electrical characteristic of the signal from the substrate.
    Type: Application
    Filed: September 23, 2005
    Publication date: April 27, 2006
    Inventors: Pao-Nan Li, Chih-Wei Tsai
  • Publication number: 20050248037
    Abstract: A flip-chip package substrate with a high-density layout. A number of pads and a number of traces are formed on an upper surface of the substrate. At least a pad has a short axis and a vertical long axis which are perpendicular to each other. The distance between the elongated pad and the pad adjacent thereto is not smaller than two thirds of the length of the short axis, so that at least two of the traces can pass between the elongated pad and the pad adjacent thereto.
    Type: Application
    Filed: May 6, 2005
    Publication date: November 10, 2005
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chih-Pin Hung, Pao-Nan Li, Hsueh-Te Wang, Yun-Hsiang Tien