Patents by Inventor Paola Galbiati

Paola Galbiati has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7126230
    Abstract: A semiconductor electronic device is described comprising a die of semiconductor material having a plurality of contact pads electrically connected to a support for example through interposition of contact wires, said plurality of contact pads comprising signal pads and power pads, the device being characterized in that said signal pads are implemented on the die of semiconductor material with a mutual pitch lower than the pitch between said power pads.
    Type: Grant
    Filed: June 9, 2004
    Date of Patent: October 24, 2006
    Assignee: STMicroelectronics S.r.l.
    Inventors: Antonio Andreini, Lorenzo Cerati, Paola Galbiati, Alessandra Merlini
  • Patent number: 7005336
    Abstract: A process is disclosed for forming, on a common semiconductor substrate, CMOS transistors and vertical or lateral MOS transistors on at least first and second portions, respectively, of the substrate. A first dielectric layer is formed on the substrate. A first semiconductor material layer is then formed on the first dielectric layer, in the first portion. A stack structure comprising a second dielectric layer, second semiconductor layer, and low-resistance layer is then formed over the substrate. First ports are defined in the second semiconductor layer and the low-resistance layer to provide gate regions of the vertical or lateral MOS transistors. The second semiconductor layer and the low-resistance layer are then removed from the first portion of the substrate by using the second dielectric layer as a screen. Second ports in the second dielectric layer and the second semiconductor layer are then defined to provide gate regions for the CMOS transistors.
    Type: Grant
    Filed: December 23, 2003
    Date of Patent: February 28, 2006
    Assignee: STMicroelectronics S.r.l.
    Inventors: Alessandro Moscatelli, Claudia Raffaglio, Alessandra Merlini, M. Paola Galbiati
  • Publication number: 20050035468
    Abstract: A semiconductor electronic device is described comprising a die of semiconductor material having a plurality of contact pads electrically connected to a support for example through interposition of contact wires, said plurality of contact pads comprising signal pads and power pads, the device being characterized in that said signal pads are implemented on the die of semiconductor material with a mutual pitch lower than the pitch between said power pads.
    Type: Application
    Filed: June 9, 2004
    Publication date: February 17, 2005
    Applicant: STMicroelectronics S.r.I
    Inventors: Antonio Andreini, Lorenzo Cerati, Paola Galbiati, Alessandra Merlini
  • Patent number: 6538281
    Abstract: An LDMOS structure is formed in a region of a first type of conductivity of a semiconductor substrate and comprises a gate, a drain region and a source region. The source region is formed by a body diffusion of a second type of conductivity within the first region, and a source diffusion of the first type of conductivity is within the body diffusion. An electrical connection diffusion of the second type of conductivity is a limited area of the source region, and extends through the source diffusion and reaches down to the body diffusion. At least one source contact is on the source diffusion and the electrical connection diffusion. The LDMOS structure further comprises a layer of silicide over the whole area of the source region short-circuiting the source diffusion and the electrical connection diffusion. The source contact is formed on the silicide layer.
    Type: Grant
    Filed: May 22, 2001
    Date of Patent: March 25, 2003
    Assignee: STMicroelectronics S.r.l.
    Inventors: Giuseppe Croce, Alessandro Moscatelli, Alessandra Merlini, Paola Galbiati
  • Publication number: 20020011626
    Abstract: A reduced surface field (RESURF) lateral diffused metal oxide semiconductor (LDMOS) integrated circuit includes a first region having a first conductivity type defined in a semiconductor substrate having a second conductivity type, a body region having the second conductivity type in the first region, and a source region having the first conductivity type formed in the body region. More specifically, the body region may be within a surface portion of the first region that is more heavily doped than the remainder of the of the first region.
    Type: Application
    Filed: April 20, 2001
    Publication date: January 31, 2002
    Applicant: STMicroelectronics S.r.l.
    Inventors: Giuseppe Croce, Alessandro Moscatelli, Alessandra Merlini, Paola Galbiati
  • Publication number: 20010048133
    Abstract: An LDMOS structure is formed in a region of a first type of conductivity of a semiconductor substrate and comprises a gate, a drain region and a source region. The source region is formed by a body diffusion of a second type of conductivity within the first region, and a source diffusion of the first type of conductivity is within the body diffusion. An electrical connection diffusion of the second type of conductivity is a limited area of the source region, and extends through the source diffusion and reaches down to the body diffusion. At least one source contact is on the source diffusion and the electrical connection diffusion. The LDMOS structure further comprises a layer of silicide over the whole area of the source region short-circuiting the source diffusion and the electrical connection diffusion. The source contact is formed on the silicide layer.
    Type: Application
    Filed: May 22, 2001
    Publication date: December 6, 2001
    Applicant: STMicroelectronics S.r.l.
    Inventors: Giuseppe Croce, Alessandro Moscatelli, Alessandra Merlini, Paola Galbiati
  • Publication number: 20010040266
    Abstract: An integrated circuit includes junction insulation on a substrate of semiconductor material. The integrated circuit comprises active regions of a first type of conductivity, and insulation regions which separate the junction-forming active regions from one another and from the substrate. The integrated circuit also includes electrical contacts for reverse-biasing the junctions. In order to obtain highly efficient insulation, at least one of the active regions is separated from the active regions adjacent to it and from the substrate by insulation regions which form an inner insulation shell, including regions of a second conductivity type. These regions contain the active region. An outer insulation shell includes regions of the first conductivity type which contain the inner insulation shell.
    Type: Application
    Filed: October 9, 1998
    Publication date: November 15, 2001
    Inventors: MASSIMO POZZONI, MARIA Paola GALBIATI, MICHELE PALMIERI, GIORGIO PEDRAZZINI, DOMENICO ROSSI
  • Patent number: 6271567
    Abstract: In a junction isolated integrated circuit including power DMOS transistors formed in respective well regions or in an isolated epitaxial region on a substrate of opposite type of conductivity, circuits are formed in a distinct isolated region sensitive to oversupply and/or belowground effects. These effects are caused by respective power DMOS transistors coupled to the supply rail or ground. These effects are alternatively controllable by specifically shaped layout arrangements, and may be effectively protected from both effects. This is achieved by interposing between the region of sensitive circuits and the region containing the power DMOS transistors for which the alternatively implementable circuital arrangements are not formed, the region containing the power DMOS transistors coupled to the supply rail or to a ground rail for which the alternatively implementable arrangements are formed.
    Type: Grant
    Filed: January 11, 1999
    Date of Patent: August 7, 2001
    Assignee: STMicroelectronics S.r.l.
    Inventors: Massimo Pozzoni, Paolo Cordini, Domenico Rossi, Giorgio Pedrazzini, Paola Galbiati, Michele Palmieri, Luca Bertolini
  • Patent number: 6093588
    Abstract: A high-voltage lateral MOSFET transistor structure constituted by various interdigitated modular elements formed on a layer of monocrystaline silicon is described together with a process for its fabrication.To save area of silicon and to reduce the specific resistivity RDS on doping drain regions are formed by implanting doping material in the silicon through apertures in the field oxide obtained with a selective anisotropic etching by utilizing as a mask the strips of polycrystaline silicon which serve as gate electrodes and field electrodes.
    Type: Grant
    Filed: February 4, 1998
    Date of Patent: July 25, 2000
    Assignee: STMicroelectronics, S.r.l.
    Inventors: Riccardo De Petro, Paola Galbiati, Michele Palmieri, Claudio Contiero
  • Patent number: 6022778
    Abstract: A process for the manufacturing of an integrated circuit having DMOS-technology power devices and non-volatile memory cells provides for forming respective laterally displaced isolated semiconductor regions, electrically insulated from each other and from a common semiconductor substrate, inside which the devices will be formed; forming conductive gate regions for the DMOS-technology power devices and for the memory cells over the respective isolated semiconductor regions. Inside the isolated semiconductor regions for the DMOS-technology power devices, channel regions extending under the insulated gate regions are formed. The channel regions are formed by an implantation of a dopant along directions tilted of a prescribed angle with respect to a direction orthogonal to a top surface of the integrated circuit, in a dose and with an energy such that the channel regions are formed directly after the implantation of the dopant without performing a thermal diffusion at a high temperature of the dopant.
    Type: Grant
    Filed: March 8, 1996
    Date of Patent: February 8, 2000
    Assignee: SGS-Thomson Microelectronics, S.r.l.
    Inventors: Claudio Contiero, Paola Galbiati, Michele Palmieri
  • Patent number: 5940700
    Abstract: A diode integrated on semiconductor material with BCD technology and of the type provided on a substrate having a first type of conductivity inside an isolation region having a second type of conductivity. The diode comprises also a buried anode region having a first type of conductivity and a cathode region having a second type of conductivity. The cathode region comprises an epitaxial layer located above the buried anode region and a highly doped region provided inside the epitaxial layer. The buried anode region comprises depressions opposite which is located the highly doped region with the depressions being achieved by the intersection of lateral diffusions of distinct and adjacent portions of the buried anode region.
    Type: Grant
    Filed: October 3, 1996
    Date of Patent: August 17, 1999
    Assignee: SGS-Thomson Microelectronics, 2 Via C. Olivetti
    Inventors: Paola Galbiati, Ubaldo Mastromatteo
  • Patent number: 5789288
    Abstract: A process for doping a P-type substrate (50) by forming a layer (52) of silicon nitride, implanting N-type impurities through this layer (FIG. 7), forming a resist mask (54) which leaves at least one area of the substrate (FIG. 8) containing a part of the nitride layer exposed, implanting N-type impurities first with an insufficient energy and then with a sufficient energy to traverse the nitride layer, subjecting (FIG. 9) the substrate to a high temperature treatment in an oxidizing environment to form silicon dioxide pads (55) on the areas of the substrate not covered by the nitride layer, removing the nitride layer and performing an implantation of P-type impurities into the areas delimited by the pads. The process then continues with the removal of the pads and, in the conventional manner, with the formation of an epitaxial layer and selective doping of this to form P-type and N-type regions in it.
    Type: Grant
    Filed: May 12, 1997
    Date of Patent: August 4, 1998
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: Michele Palmieri, Paola Galbiati, Lodovica Vecchi
  • Patent number: 5629558
    Abstract: A diode integrated on semiconductor material with BCD technology and of the type provided on a substrate having a first type of conductivity inside an isolation region having a second type of conductivity. The diode comprises also a buried anode region having a first type of conductivity and a cathode region having a second type of conductivity. The cathode region comprises an epitaxial layer located above the buried anode region and a highly doped region provided inside the epitaxial layer. The buried anode region comprises depressions opposite which is located the highly doped region with the depressions being achieved by the intersection of lateral diffusions of distinct and adjacent portions of the buried anode region.
    Type: Grant
    Filed: May 31, 1995
    Date of Patent: May 13, 1997
    Assignee: SGS-Thomson Microelectronics, S.rl
    Inventors: Paola Galbiati, Ubaldo Mastromatteo
  • Patent number: 5589405
    Abstract: The breakdown voltage of a VDMOS transistor is markedly increased without depressing other electrical characteristics of the device by tying the potential of a field-isolation diffusion, formed under the edge portion of a strip of field oxide separating a matrix of source cells from a drain diffusion, to the source potential of the transistor. This may be achieved by extending a body region of a peripheral source cell every given number of peripheral cells facing the strip of field-isolation structure until it intersects said field-isolation diffusion. By so connecting one peripheral source cell every given number of cells, the actual decrement of the overall channel width of the integrated transistor is negligible, thus leaving unaltered the electrical characteristics of the power transistor.
    Type: Grant
    Filed: April 21, 1995
    Date of Patent: December 31, 1996
    Assignee: SGS-Thomson Microelectronics, S.r.l.
    Inventors: Claudio Contiero, Paola Galbiati, Lucia Zullino
  • Patent number: 5430316
    Abstract: The breakdown voltage of a VDMOS transistor is markedly increased without depressing other electrical characteristics of the device by tying the potential of a field-isolation diffusion, formed under the edge portion of a strip of field oxide separating a matrix of source cells from a drain diffusion, to the source potential of the transistor. This may be achieved by extending a body region of a peripheral source cell every given number of peripheral cells facing the strip of field-isolation structure until it intersects said field-isolation diffusion. By so connecting one peripheral source cell every given number of cells, the actual decrement of the overall channel width of the integrated transistor is negligible, thus leaving unaltered the electrical characteristics of the power transistor.
    Type: Grant
    Filed: February 17, 1993
    Date of Patent: July 4, 1995
    Assignee: SGS-Thomson Microeletronics, S.r.l.
    Inventors: Claudio Contiero, Paola Galbiati, Lucia Zullino
  • Patent number: 5081517
    Abstract: A high density, mixed technology integrated circuit comprises CMOS structures and bipolar lateral transistors, the electrical efficiency and Early voltage of which are maintained high by forming "well" regions through the collector area. The operation determines the formation of a "collector extension region" extending relatively deep within the epitaxial layer so as to intercept the emitter current and gather it to the collector, subtracting it from dispersion toward the substrate through the adjacent isolation junctions surrounding the region of the lateral bipolar transistor. Under comparable conditions, the ratio between IcIsubstrate is incremented from about 8 to about 300 and the Early voltage from about 20V to about 100V. The V.sub.CEO, BV.sub.CBO and BV.sub.CDES voltages are also advantageously increased by the presence of said "well" region formed in the collector zone.
    Type: Grant
    Filed: July 6, 1990
    Date of Patent: January 14, 1992
    Assignee: SGS-Thomson Microelectronics S.R.L.
    Inventors: Claudio Contiero, Paola Galbiati, Lucia Zullino
  • Patent number: 5041895
    Abstract: Complementary LDMOS and MOS structures and vertical PNP transistors capable of withstanding a relatively high voltage may be realized in a mixed-technology integrated circuit of the so-called "smart power" type, by forming a phosphorus doped n-region of a similar diffusion profile, respectively in: The drain zone of the n-channel LDMOS transistors, in the body zone of the p-channel LDMOS transistors forming first CMOS structures; in the drain zone of n-channel MOS transistors belonging to second CMOS structures and in a base region near the emitter region of isolated collector, vertical PNP transistors, thus simultaneously achieving the result of increasing the voltage withstanding ability of all these monolithically integrated structures.
    Type: Grant
    Filed: June 8, 1990
    Date of Patent: August 20, 1991
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: Claudio Contiero, Paola Galbiati, Luica Zullino
  • Patent number: 4949142
    Abstract: The disclosed bridge circuit is fabricated using power MOS technology. Common terminals of the bridge circuit are integrated into common regions in the implementation. Electrodes, typically coupled together in the bridge circuit, are implemented by a shared conducting region in the integrated circuit of the semiconductor chip. By integrating the elements of the circuit, less area of the semiconductor chip is required as compared to an implementation involving 4 (four) discrete elements. Diodes are fabricated across the transistors to protect the elements against reverse biasing.
    Type: Grant
    Filed: September 6, 1985
    Date of Patent: August 14, 1990
    Inventors: Claudio Contiero, Paola Galbiati
  • Patent number: RE37424
    Abstract: Complementary LDMOS and MOS structures and vertical PNP transistors capable of withstanding a relatively high voltage may be realized in a mixed-technology integrated circuit of the so-called “smart power” type, by forming a phosphorus doped n-region of a similar diffusion profile, respectively in: The drain zone of the n-channel LDMOS transistors, in the body zone of the p-channel LDMOS transistors forming first CMOS structures; in the drain zone of n-channel MOS transistors belonging to second CMOS structures and in a base region near the emitter region of isolated collector, vertical PNP transistors, thus simultaneously achieving the result of increasing the voltage withstanding ability of all these monolithically integrated structures.
    Type: Grant
    Filed: October 3, 1997
    Date of Patent: October 30, 2001
    Assignee: STMicroelectronics S.R.L.
    Inventors: Claudio Contiero, Paola Galbiati, Lucia Zullino
  • Patent number: RE35442
    Abstract: A high density, mixed technology integrated circuit comprises CMOS structures and bipolar lateral transistors, the electrical efficiency and Early voltage of which are maintained high by forming "well" regions through the collector area. The operation determines the formation of a "collector extension region" extending relatively deep within the epitaxial layer so as to intercept the emitter current and gather it to the collector, subtracting it from dispersion toward the substrate through the adjacent isolation junctions surrounding the region of the lateral bipolar transistor. Under comparable conditions, the ratio between IcIsubstrate is incremented from about 8 to about 300 and the Early voltage from about 20V to about 100V. The V.sub.CEO, BV.sub.CBO and BV.sub.CES voltages are also advantageously increased by the presence of said "well" region formed in the collector zone.
    Type: Grant
    Filed: January 14, 1994
    Date of Patent: February 4, 1997
    Assignee: SGS-Thomson Microelectronics, S.r.l.
    Inventors: Claudio Contiero, Paola Galbiati, Lucia Zullino