Patents by Inventor Paolo Colpani

Paolo Colpani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250118613
    Abstract: The present disclosure generally provides for a high electron mobility transistor or HEMT. An example HEMT includes a first semiconductor layer; a gate arranged on a first surface of the first semiconductor layer; a first passivation layer comprising at least a sub-layer of a first dielectric material on the sides of the gate, the first passivation layer further extending over a first portion of the surface of the first semiconductor layer; and a second passivation layer, distinct from the first passivation layer, comprising at least a sub-layer of the same first dielectric material on a second portion of the surface of the first semiconductor layer next to the first passivation layer.
    Type: Application
    Filed: September 20, 2024
    Publication date: April 10, 2025
    Inventors: Paolo COLPANI, Luisito LIVELLARA
  • Patent number: 12021046
    Abstract: A method of manufacturing a redistribution layer includes: forming an insulating layer on a wafer, delimited by a top surface and a bottom surface in contact with the wafer; forming a conductive body above the top surface of the insulating layer; forming a first coating region extending around and above the conductive body, in contact with the conductive body, and in contact with the top surface of the insulating layer in correspondence of a bottom surface of the first coating region; applying a thermal treatment to the wafer in order to modify a residual stress of the first coating region, forming a gap between the bottom surface of the first coating region and the top surface of the insulating layer; forming, after applying the thermal treatment, a second coating region extending around and above the first coating region, filling said gap and completely sealing the first coating region.
    Type: Grant
    Filed: September 14, 2022
    Date of Patent: June 25, 2024
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Paolo Colpani, Samuele Sciarrillo, Ivan Venegoni, Francesco Maria Pipia, Simone Bossi, Carmela Cupeta
  • Publication number: 20240088012
    Abstract: The present disclosure is directed to embodiments of a conductive structure on a conductive layer, which may be a conductive damascene layer of a semiconductor device or package. The conductive damascene layer may be within a substrate of the semiconductor device or package. A crevice is present between one or more sidewalls of the conductive structure and one or more sidewalls of one or more insulating layers on the substrate and extends to a surface of the conductive layer. A sealing layer is formed in the crevice that seals the conductive layer from moisture and contaminants external to the semiconductor device or package that may enter the crevice. In other words, the sealing layer stops the moisture and contaminants from reaching the conductive layer such that the conductive layer does not corrode due to exposure to the moisture and contaminants.
    Type: Application
    Filed: September 9, 2022
    Publication date: March 14, 2024
    Applicant: STMICROELECTRONICS S.r.l.
    Inventors: Francesca MILANESI, Paolo COLPANI
  • Publication number: 20230187389
    Abstract: To manufacture a redistribution layer for an integrated circuit, a first insulating layer is formed on a conductive interconnection layer of a wafer. A conductive body is then formed in electrical contact with the interconnection layer. The conductive body is then covered with an insulating region having an aperture that exposes a surface of the conductive body. The surface of the conductive body and the insulating region are then covered with an insulating protection layer having a thickness less than 100 nm. This insulating protection layer is configured to provide a protection against oxidation and/or corrosion of the conductive body.
    Type: Application
    Filed: December 9, 2022
    Publication date: June 15, 2023
    Applicant: STMicroelectronics S.r.l.
    Inventors: Samuele SCIARRILLO, Paolo COLPANI
  • Patent number: 11587866
    Abstract: A method of manufacturing an integrated electronic device including a semiconductor body and a passivation structure including a frontal dielectric layer bounded by a frontal surface. A hole is formed extending into the frontal surface and through the frontal dielectric layer. A conductive region is formed in the hole. A barrier layer is formed in the hole and extends into the hole. A first coating layer covers a top and sides of a redistribution region of the conductive region and a second coating layer covers is formed covering the first coating layer. A capillary opening is formed extending into the first and second coating layers to the barrier layer. A cavity is formed between the redistribution region and the frontal surface and is bounded on one side by the first coating layer and on the other by the barrier structure by passing an aqueous solution through the capillary opening.
    Type: Grant
    Filed: August 21, 2020
    Date of Patent: February 21, 2023
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Francesco Maria Pipia, Ivan Venegoni, Annamaria Votta, Francesca Milanesi, Samuele Sciarrillo, Paolo Colpani
  • Publication number: 20230005848
    Abstract: A method of manufacturing a redistribution layer includes: forming an insulating layer on a wafer, delimited by a top surface and a bottom surface in contact with the wafer; forming a conductive body above the top surface of the insulating layer; forming a first coating region extending around and above the conductive body, in contact with the conductive body, and in contact with the top surface of the insulating layer in correspondence of a bottom surface of the first coating region; applying a thermal treatment to the wafer in order to modify a residual stress of the first coating region, forming a gap between the bottom surface of the first coating region and the top surface of the insulating layer; forming, after applying the thermal treatment, a second coating region extending around and above the first coating region, filling said gap and completely sealing the first coating region.
    Type: Application
    Filed: September 14, 2022
    Publication date: January 5, 2023
    Applicant: STMICROELECTRONICS S.r.l.
    Inventors: Paolo COLPANI, Samuele SCIARRILLO, Ivan VENEGONI, Francesco Maria PIPIA, Simone BOSSI, Carmela CUPETA
  • Publication number: 20220384371
    Abstract: A redistribution layer for an integrated circuit is made by forming a conductive interconnection layer; forming a conductive body in electrical contract with the interconnection layer; and covering the conductive body with a first coating layer having a thickness less than 100 nm. The first coating layer is configured to provide a protection against oxidation and/or corrosion of the conductive body. To carry out an electrical test of the integrated circuit, a testing probe locally perforates the first coating layer until the conductive body is electrically contacted by the testing probe.
    Type: Application
    Filed: May 23, 2022
    Publication date: December 1, 2022
    Applicant: STMicroelectronics S.r.l.
    Inventors: Samuele SCIARRILLO, Paolo COLPANI
  • Patent number: 11469194
    Abstract: A method of manufacturing a redistribution layer includes: forming an insulating layer on a wafer, delimited by a top surface and a bottom surface in contact with the wafer; forming a conductive body above the top surface of the insulating layer; forming a first coating region extending around and above the conductive body, in contact with the conductive body, and in contact with the top surface of the insulating layer in correspondence of a bottom surface of the first coating region; applying a thermal treatment to the wafer in order to modify a residual stress of the first coating region, forming a gap between the bottom surface of the first coating region and the top surface of the insulating layer; forming, after applying the thermal treatment, a second coating region extending around and above the first coating region, filling said gap and completely sealing the first coating region.
    Type: Grant
    Filed: August 7, 2019
    Date of Patent: October 11, 2022
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Paolo Colpani, Samuele Sciarrillo, Ivan Venegoni, Francesco Maria Pipia, Simone Bossi, Carmela Cupeta
  • Publication number: 20200388569
    Abstract: An integrated electronic device includes a semiconductor body and a passivation structure including a frontal dielectric layer bounded by a frontal surface. A conductive region forms a via region, extending into a hole through the frontal dielectric layer. An overlaid redistribution region extends over the frontal surface. A barrier structure includes at least a first barrier region extending into the hole and surrounding the via region. The first barrier region extends over the frontal surface. A first coating layer covers the top and the sides of the redistribution region and a second coating layer covers the first coating layer. A cavity extends between the redistribution region and the frontal surface and is bounded on one side by the first coating layer and on the other by the barrier structure.
    Type: Application
    Filed: August 21, 2020
    Publication date: December 10, 2020
    Inventors: Francesco Maria PIPIA, Ivan VENEGONI, Annamaria VOTTA, Francesca MILANESI, Samuele SCIARRILLO, Paolo COLPANI
  • Patent number: 10790226
    Abstract: An integrated electronic device includes a semiconductor body and a passivation structure including a frontal dielectric layer bounded by a frontal surface. A conductive region forms a via region, extending into a hole through the frontal dielectric layer. An overlaid redistribution region extends over the frontal surface. A barrier structure includes at least a first barrier region extending into the hole and surrounding the via region. The first barrier region extends over the frontal surface. A first coating layer covers the top and the sides of the redistribution region and a second coating layer covers the first coating layer. A cavity extends between the redistribution region and the frontal surface and is bounded on one side by the first coating layer and on the other by the barrier structure.
    Type: Grant
    Filed: July 24, 2018
    Date of Patent: September 29, 2020
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Francesco Maria Pipia, Ivan Venegoni, Annamaria Votta, Francesca Milanesi, Samuele Sciarrillo, Paolo Colpani
  • Patent number: 10593625
    Abstract: A semiconductor device includes a passivation layer over a dielectric layer, a via through the passivation layer and the dielectric layer, an interconnection metallization arranged over said at least one via; said passivation layer underlying peripheral portions of said interconnection metallization, and an outer surface coating that coats said interconnection metallization. The coating preferably includes at least one of a nickel or nickel alloy layer and a noble metal layer. The passivation layer is separated from the peripheral portion of the interconnection metallization by a diffusion barrier layer, preferably a titanium or a titanium alloy barrier. The device includes a dielectric layer arranged between the passivation layer and the diffusion barrier layer; and a hollow recess area between the passivation layer and the end portion of the barrier layer and between the passivation layer and the foot of the outer surface coating.
    Type: Grant
    Filed: July 27, 2018
    Date of Patent: March 17, 2020
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Samuele Sciarrillo, Ivan Venegoni, Paolo Colpani, Francesca Milanesi
  • Patent number: 10566283
    Abstract: A semiconductor device includes a passivation layer, an interconnection metallization 37 having a peripheral portion over the passivation layer, and an outer surface coating 37 on the interconnection metallization. A diffusion barrier layer comprises an inner planar portion directly on the surface of the passivation layer and a peripheral portion extending along a plane at a vertical height higher than the surface of the passivation layer, so that the peripheral portion forms with the inner portion a step in the barrier layer. The outer surface coating, has a vertical wall with a foot adjacent to the peripheral portion and positioned at the vertical height over the surface of the passivation layer to form a hollow recess area between the surface of the passivation layer and both of the peripheral portion and the foot of the outer surface coating.
    Type: Grant
    Filed: July 27, 2018
    Date of Patent: February 18, 2020
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Samuele Sciarrillo, Paolo Colpani, Ivan Venegoni
  • Publication number: 20200051935
    Abstract: A method of manufacturing a redistribution layer includes: forming an insulating layer on a wafer, delimited by a top surface and a bottom surface in contact with the wafer; forming a conductive body above the top surface of the insulating layer; forming a first coating region extending around and above the conductive body, in contact with the conductive body, and in contact with the top surface of the insulating layer in correspondence of a bottom surface of the first coating region; applying a thermal treatment to the wafer in order to modify a residual stress of the first coating region, forming a gap between the bottom surface of the first coating region and the top surface of the insulating layer; forming, after applying the thermal treatment, a second coating region extending around and above the first coating region, filling said gap and completely sealing the first coating region.
    Type: Application
    Filed: August 7, 2019
    Publication date: February 13, 2020
    Inventors: Michele MOLGG, Cosimo CIMINELLI, Paolo COLPANI, Samuele SCIARRILLO, Ivan VENEGONI, Francesco Maria PIPIA, Simone BOSSI, Carmela CUPETA
  • Publication number: 20190035741
    Abstract: A semiconductor device includes a passivation layer over a dielectric layer, a via through the passivation layer and the dielectric layer, an interconnection metallization arranged over said at least one via; said passivation layer underlying peripheral portions of said interconnection metallization, and an outer surface coating that coats said interconnection metallization. The coating preferably includes at least one of a nickel or nickel alloy layer and a noble metal layer. The passivation layer is separated from the peripheral portion of the interconnection metallization by a diffusion barrier layer, preferably a titanium or a titanium alloy barrier. The device includes a dielectric layer arranged between the passivation layer and the diffusion barrier layer; and a hollow recess area between the passivation layer and the end portion of the barrier layer and between the passivation layer and the foot of the outer surface coating.
    Type: Application
    Filed: July 27, 2018
    Publication date: January 31, 2019
    Inventors: Samuele SCIARRILLO, Ivan VENEGONI, Paolo COLPANI, Francesca MILANESI
  • Publication number: 20190035728
    Abstract: An integrated device includes a semiconductor body and a dielectric layer bounded by a surface. A conductive region of a first metal material forms a via region extending into a hole passing through the dielectric layer, and an overlaid redistribution region which extends over the surface. At least one barrier region of a second metal material extends into the hole and surrounds the via region, and the barrier region furthermore extending over the surface. A first coating layer of a third metal material covers the top and the sides of an upper portion of the redistribution region at a distance from the surface. A second coating layer of a fourth metal material extends at a distance from the surface and covers the first coating layer, and covers laterally a lower portion of the redistribution region which is disposed on top of portions of the barrier region extending over the surface.
    Type: Application
    Filed: July 24, 2018
    Publication date: January 31, 2019
    Inventors: Ivan Venegoni, Francesca Milanesi, Francesco Maria Pipia, Samuele Sciarrillo, Paolo Colpani
  • Publication number: 20190035727
    Abstract: An integrated electronic device includes a semiconductor body and a passivation structure including a frontal dielectric layer bounded by a frontal surface. A conductive region forms a via region, extending into a hole through the frontal dielectric layer. An overlaid redistribution region extends over the frontal surface. A barrier structure includes at least a first barrier region extending into the hole and surrounding the via region. The first barrier region extends over the frontal surface. A first coating layer covers the top and the sides of the redistribution region and a second coating layer covers the first coating layer. A cavity extends between the redistribution region and the frontal surface and is bounded on one side by the first coating layer and on the other by the barrier structure.
    Type: Application
    Filed: July 24, 2018
    Publication date: January 31, 2019
    Inventors: Francesco Maria Pipia, Ivan Venegoni, Annamaria Votta, Francesca Milanesi, Samuele Sciarrillo, Paolo Colpani
  • Publication number: 20190035740
    Abstract: A semiconductor device includes a passivation layer, an interconnection metallization 37 having a peripheral portion over the passivation layer, and an outer surface coating 37 on the interconnection metallization. A diffusion barrier layer comprises an inner planar portion directly on the surface of the passivation layer and a peripheral portion extending along a plane at a vertical height higher than the surface of the passivation layer, so that the peripheral portion forms with the inner portion a step in the barrier layer. The outer surface coating, has a vertical wall with a foot adjacent to the peripheral portion and positioned at the vertical height over the surface of the passivation layer to form a hollow recess area between the surface of the passivation layer and both of the peripheral portion and the foot of the outer surface coating.
    Type: Application
    Filed: July 27, 2018
    Publication date: January 31, 2019
    Inventors: Samuele SCIARRILLO, Paolo COLPANI, Ivan VENEGONI
  • Patent number: 10141422
    Abstract: A method of manufacturing a vertical conduction semiconductor device comprising the steps of: forming a recess in a monocrystalline silicon substrate; forming a silicon oxide seed layer in the recess; carrying out an epitaxial growth of silicon on the substrate, simultaneously growing a polycrystalline silicon region in the seed layer and a monocrystalline silicon region in surface regions of the substrate, which surround the seed layer; and implanting dopant species in the polycrystalline silicon region to form a conductive path in order to render the second conduction terminal electrically accessible from a front side of the vertical conduction semiconductor device.
    Type: Grant
    Filed: May 15, 2017
    Date of Patent: November 27, 2018
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Luisito Livellara, Paolo Colpani, Pierpaolo Monge Roffarello
  • Publication number: 20180182864
    Abstract: A method of manufacturing a vertical conduction semiconductor device comprising the steps of: forming a recess in a monocrystalline silicon substrate; forming a silicon oxide seed layer in the recess; carrying out an epitaxial growth of silicon on the substrate, simultaneously growing a polycrystalline silicon region in the seed layer and a monocrystalline silicon region in surface regions of the substrate, which surround the seed layer; and implanting dopant species in the polycrystalline silicon region to form a conductive path in order to render the second conduction terminal electrically accessible from a front side of the vertical conduction semiconductor device.
    Type: Application
    Filed: May 15, 2017
    Publication date: June 28, 2018
    Inventors: Luisito Livellara, Paolo Colpani, Pierpaolo Monge Roffarello
  • Patent number: 9960131
    Abstract: In one embodiment, a semiconductor device includes one or more metallizations, such as, e.g., Cu-RDL metallizations, provided on a passivation layer over a dielectric layer. A via is provided through the passivation layer and the dielectric layer in the vicinity of the corners of the metallization. The via may be a “dummy” via without electrical connections to an active device and may be provided at a distance between approximately 1 micron (10?6 m.) and approximately 10 micron (10?5 m.) from each one of said converging sides landing on an underlying metal layer.
    Type: Grant
    Filed: August 30, 2016
    Date of Patent: May 1, 2018
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Paolo Colpani, Antonella Milani, Lucrezia Guarino, Andrea Paleari