Patents by Inventor Partha Sundararajan

Partha Sundararajan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5543337
    Abstract: Four electric field containment regions are formed in a semiconductor substrate by implanting ions into the substrate along four axes that are angularly oriented about a normal to a surface of the substrate in four orthogonal directions respectively. The implant axes are further angularly tilted from the normal by a large angle on the order of 45.degree. such that the axes intersect the normal at a point below the surface. A field effect transistor (FET) is formed in the substrate above the containment regions such that the FET is substantially centered about the normal and has a channel that is aligned with one of the four orthogonal directions. A source and drain are formed at opposite ends of the channel. The containment regions formed under the source and drain respectively are configured to contain electric fields extending therefrom and thereby suppress punchthrough. The four containment regions are implanted at angles that minimize channeling, and any channeling that does occur is symmetrical.
    Type: Grant
    Filed: June 15, 1994
    Date of Patent: August 6, 1996
    Assignee: LSI Logic Corporation
    Inventors: Stanley Yeh, Sungki O, Partha Sundararajan