Patents by Inventor Pascal Deconinck

Pascal Deconinck has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7754506
    Abstract: A method of fabricating submicron objects that includes the following steps: depositing a void layer on a support, depositing a transfer layer on the void layer, producing the objects in the transfer layer, producing a hard mask on a portion of the transfer layer to delimit a region comprising a portion of the objects, and etching the combination formed by the hard mask, the transfer layer and the void layer to eliminate the hard mask and the portion of the transfer layer in the region and to open up the portion of the void layer under the region so that the objects are suspended, the rate of etching the void layer being greater than the rate of etching the transfer layer and the hard mask.
    Type: Grant
    Filed: June 15, 2006
    Date of Patent: July 13, 2010
    Assignee: Altis Semiconductor
    Inventors: Pierre Vekeman, Sodonie Lefebvre, Thierry Hoc, Pascal Deconinck
  • Publication number: 20070031984
    Abstract: A method of fabricating submicron objects that includes the following steps: depositing a void layer on a support, depositing a transfer layer on the void layer, producing the objects in the transfer layer, producing a hard mask on a portion of the transfer layer to delimit a region comprising a portion of the objects, and etching the combination formed by the hard mask, the transfer layer and the void layer to eliminate the hard mask and the portion of the transfer layer in the region and to open up the portion of the void layer under the region so that the objects are suspended, the rate of etching the void layer being greater than the rate of etching the transfer layer and the hard mask.
    Type: Application
    Filed: June 15, 2006
    Publication date: February 8, 2007
    Inventors: Pierre Vekeman, Sodonie Lefebvre, Thierry Hoc, Pascal Deconinck
  • Publication number: 20060054964
    Abstract: A semiconductor device comprises a transistor body of boron doped semiconductor substrate and a conterminous isolating area formed of insulating material, wherein an oxy-nitride layer is between the transistor body and the isolating area. This invention can be used in a transistor body for example in an NROM cell.
    Type: Application
    Filed: September 15, 2004
    Publication date: March 16, 2006
    Inventors: Mark Isler, Jan-Malte Schley, Jens-Uwe Sachse, Pascal Deconinck, Ricardo Mikalo
  • Publication number: 20050275059
    Abstract: Isolation trench arrangement, which isolates adjacent semiconductor structures (1), (2), an isolation trench (3) being formed in such a way that it penetrates from a substrate surface into the substrate volume (0) and has at least one insulating substance (20) and at least one conductive substance (21), and the conductive substance (21) is electrically conductively connected to the substrate (0) via an electrically conductive connection (22).
    Type: Application
    Filed: June 3, 2005
    Publication date: December 15, 2005
    Inventors: Ricardo Mikalo, Christoph Ludwig, Pascal Deconinck, Jan-Malte Schley, Mark Isler, Jens-Uwe Sachse
  • Patent number: 6030897
    Abstract: An alignment mark is formed in a planar semiconductor IC structure coated by a layer opaque to the radiations of the photo-stepper used to perform a photolithographic step. First, there is provided a structure comprised of a silicon substrate (11) having at least one shallow isolation trench (17A) in the chip region (13) and one shallow alignment trench (17B') in the kerf region (14) of the substrate wherein said alignment trench has a determined width (W'). Then, a layer (18) of an insulating material is conformally deposited onto the structure. Its thickness is adequate to over fill the trenches so that depressions (18A, 18B') are created above the locations of said isolation and alignment trenches. Next, the structure is planarized by filling the depression over said isolation trench but not the depression (18B') formed over said alignment trench to preserve it.
    Type: Grant
    Filed: May 28, 1998
    Date of Patent: February 29, 2000
    Assignee: International Business Machines Corporation
    Inventor: Pascal Deconinck