Patents by Inventor Patrick Satarzadeh

Patrick Satarzadeh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8451152
    Abstract: An analog-to-digital converter (ADC) is provided. The ADC includes a plurality of pipelined ADCs and an adjustment circuit. Each pipelined ADC is adapted to receive an analog input signal, has an adjustable transfer function, and includes a compensator. The adjustment circuit is coupled to each pipelined ADC to be able to adjust the transfer function for each pipelined ADC so as to generally eliminate an estimation ambiguity. Additionally, the adjustment circuit estimates an inter-stage error that includes at least one of an inter-stage gain error and a DAC gain error and adjusts the compensator for each pipelined ADC to compensate for the inter-stage error.
    Type: Grant
    Filed: February 22, 2011
    Date of Patent: May 28, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Kun Shi, Charles Sestok, Patrick Satarzadeh, Arthur J. Redfern
  • Patent number: 8441380
    Abstract: A method for converting a sampled analog signal into digital is provided. An input signal is sampled at a sampling instant to generate a sample voltage. A first current is then applied to a node to change a voltage on the node, and a first interval to change the voltage on the node to a reference voltage from the sample voltage using the first current is determined. A second current is then applied to the node to change a voltage on the node prior to a subsequent sampling instant, and a determination of a second interval to change the voltage on the node to the reference voltage from the sample voltage using the second current is made.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: May 14, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Arthur J. Redfern, Patrick Satarzadeh
  • Publication number: 20130063291
    Abstract: A method and corresponding apparatus are provided. In operation, an analog signal is integrated with an integrator to generate an integrated analog signal. The integrated analog signal is compared, in synchronization with a first clock signal and a second clock signal, to a reference voltage with a plurality of comparators to generate a comparator output signal. A feedback current is then generated, in synchronization with the second clock signal, from the comparator output signal. The feedback current is fed back to at least one of the comparators, and the comparator output signal is latched in synchronization with the first clock signal to generate a latched output signal. This latched output signal is converted to a feedback analog signal, and a difference between the analog signal and the feedback analog signal is determined.
    Type: Application
    Filed: September 9, 2011
    Publication date: March 14, 2013
    Applicant: Texas Instruments Incorporated
    Inventors: Venkatesh Srinivasan, Patrick Satarzadeh, Victoria W. Limetkai, Baher Haroun, Marco Corsi
  • Patent number: 8390490
    Abstract: Compressive sensing is an emerging field that attempts to prevent the losses associated with data compression and improve efficiency overall, and compressive sensing looks to perform the compression before or during capture, before energy is wasted. Here, several analog-to-digital converter (ADC) architectures are provided to perform compressive sensing. Each of these new architectures selects resolutions for each sample substantially at random and adjusts the sampling rate as a function of these selected resolutions.
    Type: Grant
    Filed: May 12, 2011
    Date of Patent: March 5, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Patrick Satarzadeh, Marco Corsi, Victoria Wang, Arthur J. Redfern, Fernando Mujica, Charles Sestok, Kun Shi, Venkatesh Srinivasan
  • Publication number: 20120326906
    Abstract: Traditionally, pipelined continuous-time (CT) sigma-delta modulators (SDM) have been difficult to build due at least in part to the difficulties in calibrating the pipeline. Here, however, a pipelined CT SDM is provided that has an architecture that is conducing to being calibrated. Namely, the system includes a digital filter and other features that can be adjusted to account for input imbalance errors and well as quantization leakage noise.
    Type: Application
    Filed: August 31, 2012
    Publication date: December 27, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Baher S. Haroun, Venkatesh Srinivasan, Patrick Satarzadeh, Marco Corsi
  • Publication number: 20120293350
    Abstract: A method for converting a sampled analog signal into digital is provided. An input signal is sampled at a sampling instant to generate a sample voltage. A first current is then applied to a node to change a voltage on the node, and a first interval to change the voltage on the node to a reference voltage from the sample voltage using the first current is determined. A second current is then applied to the node to change a voltage on the node prior to a subsequent sampling instant, and a determination of a second interval to change the voltage on the node to the reference voltage from the sample voltage using the second current is made.
    Type: Application
    Filed: May 20, 2011
    Publication date: November 22, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Arthur J. Redfern, Patrick Satarzadeh
  • Publication number: 20120286981
    Abstract: Compressive sensing is an emerging field that attempts to prevent the losses associated with data compression and improve efficiency overall, and compressive sensing looks to perform the compression before or during capture, before energy is wasted. Here, several analog-to-digital converter (ADC) architectures are provided to perform compressive sensing. Each of these new architectures selects resolutions for each sample substantially at random and adjusts the sampling rate as a function of these selected resolutions.
    Type: Application
    Filed: May 12, 2011
    Publication date: November 15, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Patrick Satarzadeh, Marco Corsi, Victoria Wang, Arthur J. Redfern, Fernando Mujica, Charles Sestok, Kun Shi, Venkatesh Srinivasan
  • Publication number: 20120262319
    Abstract: Traditionally, pipelined continuous-time (CT) sigma-delta modulators (SDM) have been difficult to build due at least in part to the difficulties in calibrating the pipeline. Here, however, a pipelined CT SDM is provided that has an architecture that is conducing to being calibrated. Namely, the system includes a digital filter and other features that can be adjusted to account for input imbalance errors and well as quantization leakage noise.
    Type: Application
    Filed: June 25, 2012
    Publication date: October 18, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Patrick Satarzadeh, Venkatesh Srinivasan, Charles Sestok
  • Patent number: 8284085
    Abstract: Traditionally, pipelined continuous-time (CT) sigma-delta modulators (SDM) have been difficult to build due at least in part to the difficulties in calibrating the pipeline. Here, however, a pipelined CT SDM is provided that has an architecture that is conducing to being calibrated. Namely, the system includes a digital filter and other features that can be adjusted to account for input imbalance errors and well as quantization leakage noise.
    Type: Grant
    Filed: October 6, 2010
    Date of Patent: October 9, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Baher S. Haroun, Venkatesh Srinivasan, Patrick Satarzadeh, Marco Corsi
  • Patent number: 8253611
    Abstract: Traditionally, pipelined continuous-time (CT) sigma-delta modulators (SDM) have been difficult to build due at least in part to the difficulties in calibrating the pipeline. Here, however, a pipelined CT SDM is provided that has an architecture that is conducing to being calibrated. Namely, the system includes a digital filter and other features that can be adjusted to account for input imbalance errors and well as quantization leakage noise.
    Type: Grant
    Filed: October 6, 2010
    Date of Patent: August 28, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Patrick Satarzadeh, Venkatesh Srinivasan, Charles Sestok
  • Publication number: 20120212358
    Abstract: An analog-to-digital converter (ADC) is provided. The ADC includes a plurality of pipelined ADCs and an adjustment circuit. Each pipelined ADC is adapted to receive an analog input signal, has an adjustable transfer function, and includes a compensator. The adjustment circuit is coupled to each pipelined ADC to be able to adjust the transfer function for each pipelined ADC so as to generally eliminate an estimation ambiguity. Additionally, the adjustment circuit estimates an inter-stage error that includes at least one of an inter-stage gain error and a DAC gain error and adjusts the compensator for each pipelined ADC to compensate for the inter-stage error.
    Type: Application
    Filed: February 22, 2011
    Publication date: August 23, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Kun Shi, Charles Sestok, Patrick Satarzadeh, Arthur J. Redfern
  • Publication number: 20120086590
    Abstract: Traditionally, pipelined continuous-time (CT) sigma-delta modulators (SDM) have been difficult to build due at least in part to the difficulties in calibrating the pipeline. Here, however, a pipelined CT SDM is provided that has an architecture that is conducing to being calibrated. Namely, the system includes a digital filter and other features that can be adjusted to account for input imbalance errors and well as quantization leakage noise.
    Type: Application
    Filed: October 6, 2010
    Publication date: April 12, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Patrick Satarzadeh, Venkatesh Srinivasan, Charles Sestok
  • Publication number: 20120086589
    Abstract: Traditionally, pipelined continuous-time (CT) sigma-delta modulators (SDM) have been difficult to build due at least in part to the difficulties in calibrating the pipeline. Here, however, a pipelined CT SDM is provided that has an architecture that is conducing to being calibrated. Namely, the system includes a digital filter and other features that can be adjusted to account for input imbalance errors and well as quantization leakage noise.
    Type: Application
    Filed: October 6, 2010
    Publication date: April 12, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Baher S. Haroun, Venkatesh Srinivasan, Patrick Satarzadeh, Marco Corsi