Patents by Inventor Paul E. Fletcher
Paul E. Fletcher has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8970285Abstract: A dual supply level shifter circuit includes a switching circuit and a set of level shifter circuits coupled to the switching circuit. The switching circuit includes a first set of coupled transistors, wherein the supply switching circuit is coupled to a first supply source that is configured to provide a first power supply voltage and is coupled to a second supply source that is configured to provide a second power supply voltage. The set of level shifter circuits includes a second set of coupled transistors, wherein the set of level shifter circuits is configured to receive a voltage input signal at an input node from a first circuit and to supply to an output node of the dual supply level shifter circuit an output signal having a value that is a highest voltage value between the first power supply voltage and the second power supply voltage.Type: GrantFiled: March 15, 2013Date of Patent: March 3, 2015Assignee: Freescale Semiconductor, Inc.Inventors: John M. Pigott, Ira G. Miller, Paul E. Fletcher
-
Publication number: 20140266385Abstract: A dual supply level shifter circuit includes a switching circuit and a set of level shifter circuits coupled to the switching circuit. The switching circuit includes a first set of coupled transistors, wherein the supply switching circuit is coupled to a first supply source that is configured to provide a first power supply voltage and is coupled to a second supply source that is configured to provide a second power supply voltage. The set of level shifter circuits includes a second set of coupled transistors, wherein the set of level shifter circuits is configured to receive a voltage input signal at an input node from a first circuit and to supply to an output node of the dual supply level shifter circuit an output signal having a value that is a highest voltage value between the first power supply voltage and the second power supply voltage.Type: ApplicationFiled: March 15, 2013Publication date: September 18, 2014Inventors: John M. Pigott, Ira G. Miller, Paul E. Fletcher
-
Patent number: 5121010Abstract: A phase lock loop for use in gate array applications with fixed transistors geometries maintains a predetermined phase delay between an input signal and an output signal. The phase comparison cycle operates over multiple periods of the input signal for increasing the operating frequency and simplifying timing considerations throughout the phase lock loop. A phase detector circuit detects a predetermined phase difference between the input signal and the output signal and provides a control signal and a clock signal at different transitions of the input signal. An up/down counter provides a count value migrating within a range of values in response to the control signal at the occurrence of the clock signal. The counter value selects a tap point of a delay line having single inverter resolution for delaying the input signal and maintaining the predetermined phase relationship between the input signal and the output signal of the phase lock loop.Type: GrantFiled: February 14, 1991Date of Patent: June 9, 1992Assignee: Motorola, Inc.Inventors: Gary W. Hoshizaki, Paul E. Fletcher, Laurin Ashby
-
Patent number: 5095233Abstract: A phase lock loop for use in gate array applications with fixed transistors geometries maintains a predetermined phase delay between an input signal and an output signal. The phase comparison cycle operates over multiple periods of the input signal for increasing the operating frequency and simplifying timing considerations throughout the phase lock loop. A phase detector circuit detects a predetermined phase difference between the input signal and the output signal and provides a control signal and a clock signal at different transitions of the input signal. An up/down counter provides a count value migrating within a range of values in response to the control signal at the occurrence of the clock signal. The counter value selects a tap point of a delay line having single inverter resolution for delaying the input signal and maintaining the predetermined phase relationship between the input signal and the output signal of the phase lock loop.Type: GrantFiled: February 14, 1991Date of Patent: March 10, 1992Assignee: Motorola, Inc.Inventors: Laurin Ashby, Paul E. Fletcher
-
Patent number: 5079519Abstract: A phase lock loop for use in gate array applications with fixed transistors geometries maintains a predetermined phase delay between an input signal and an output signal. The phase comparison cycle operates over multiple periods of the input signal for increasing the operating frequency and simplifying timing considerations throughout the phase lock loop. A phase detector circuit detects a predetermined phase difference between the input signal and the output signal and provides a control signal and a clock signal at different transitions of the input signal. An up/down counter provides a count value migrating within a range of values in response to the control signal at the occurrence of the clock signal. The counter value selects a tap point of a delay line having signal inverter resolution for delaying the input signal and maintaining the predetermined phase relationship between the input signal and the output signal of the phase lock loop.Type: GrantFiled: February 14, 1991Date of Patent: January 7, 1992Assignee: Notorola, Inc.Inventors: Laurin Ashby, Paul E. Fletcher, Timothy R. Jones
-
Patent number: 4516287Abstract: A roller mop having a wringer assembly connected to a handle and a cleaning element mounted in the wringer assembly for reciprocation through a pair of rollers in a direction that is transverse to the longitudinal axis of the handle. The cleaning element is reciprocated by a retraction rod that has upper and lower arms that are angled relative to one another. The lower arm is oriented to exert a pulling force upon the cleaning element that is directed at an angle relative to the axis of reciprocation. To counteract a nonproductive component of the exerted force that tends to bind the cleaning element, the lower arm is arranged to engage a bearing surface that in included on the wringer assembly.Type: GrantFiled: April 2, 1984Date of Patent: May 14, 1985Assignee: The Lighthouse for the Blind, IncorporatedInventors: Robert S. Johnson, Paul E. Fletcher, William S. Benjamin, John I. Zsitvay
-
Patent number: D280769Type: GrantFiled: July 25, 1983Date of Patent: September 24, 1985Assignee: The Lighthouse for the Blind, IncorporatedInventors: Robert S. Johnson, Paul E. Fletcher, William S. Benjamin, John I. Zsitvay