Patents by Inventor Paul Ivan Zavalney

Paul Ivan Zavalney has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240168893
    Abstract: A multi-bus protocol memory controller is disclosed. The memory controller utilizes shim circuits to translate between the various bus protocols used in the System on a Chip (SoC) and the bus protocol used by the memory controller. The use of shim circuits reduces the number of bridges required in the SoC and also increases performance. The memory controller is designed such that it may interface with any bus protocol, requiring only the design and inclusion of a shim circuit for that bus protocol.
    Type: Application
    Filed: November 18, 2022
    Publication date: May 23, 2024
    Inventors: Paul Ivan Zavalney, Rejoy Roy Mathews
  • Patent number: 10903838
    Abstract: An integrated circuit includes a clock management unit that selectively provides a clock signal, an energy management circuit that provides an internal power supply voltage to an internal voltage rail in response to an external power supply voltage, and has a capacitor coupled between the internal voltage rail and a reference voltage terminal, and a clocked digital circuit that is coupled to the internal voltage rail and the reference voltage terminal and operates in synchronism with the clock signal. The clock management unit provides the clock signal at a first frequency during a standby state, continuously at a second frequency higher than the first frequency during an active state, and during a first clock cycle following an end of the standby state while suppressing the clock signal during at least one subsequent clock cycle during a transition state between the standby state and the active state.
    Type: Grant
    Filed: October 18, 2019
    Date of Patent: January 26, 2021
    Assignee: Silicon Laboratories Inc.
    Inventors: Brian Taylor Brunn, Paul Ivan Zavalney, Adrianus Josephus Bink, Chester Yu
  • Publication number: 20170139844
    Abstract: A computing system includes a central processing unit (CPU) connected to communicate over a bus, a memory configured to have at least three accessible memory storage areas arranged asymmetrically and a memory protection unit (MPU) that receives and controls memory access requests received from the central processing unit and from other processing devices, blocks or processes. The MPU determines, based on an identity of the device, block or process that generated the memory access request, whether to allow access based upon which memory area is being accessed and a type of access being requested. The areas of memory include read/write for secure and non-secure, read/write for secure only, and read for secure and non-secure but write only for secure.
    Type: Application
    Filed: November 17, 2015
    Publication date: May 18, 2017
    Applicant: SILICON LABORATORIES INC.
    Inventors: Paul Ivan Zavalney, Thomas S. David