Patents by Inventor Paul Lawrence Viani

Paul Lawrence Viani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9281934
    Abstract: Systems and methods for recovering clock and data from a data input signal are disclosed that sample a plurality of clock phase signals with the data input signal to determine a timing relationship between the data input signal and the clock phase signals and use the determined to timing relationship to select one of the clock phase signals to use for sampling the data input signal to produce recovered data. The CDR can include a glitch suppression module to suppress glitches on the clock output signal that could be caused by large instantaneous jitter on the data input signal. A clock and data recovery circuit (CDR) using these methods can quickly lock to a new data input signal and can reliably receive data when there is large instantaneous timing jitter on the data input signal.
    Type: Grant
    Filed: May 2, 2014
    Date of Patent: March 8, 2016
    Assignee: Qualcomm Incorporated
    Inventors: Yu Song, Jan Christian Diffenderfer, Nan Chen, David Ian West, Paul Lawrence Viani
  • Publication number: 20150318978
    Abstract: Systems and methods for recovering clock and data from a data input signal are disclosed that sample a plurality of clock phase signals with the data input signal to determine a timing relationship between the data input signal and the clock phase signals and use the determined to timing relationship to select one of the clock phase signals to use for sampling the data input signal to produce recovered data. The CDR can include a glitch suppression module to suppress glitches on the clock output signal that could be caused by large instantaneous jitter on the data input signal. A clock and data recovery circuit (CDR) using these methods can quickly lock to a new data input signal and can reliably receive data when there is large instantaneous timing jitter on the data input signal.
    Type: Application
    Filed: May 2, 2014
    Publication date: November 5, 2015
    Applicant: QUALCOMM Incorporated
    Inventors: Yu Song, Jan Christian Diffenderfer, Nan Chen, David Ian West, Paul Lawrence Viani
  • Patent number: 7548122
    Abstract: A system and method of operating a phase-locked loop frequency synthesizer is disclosed herein. The disclosed method includes defining a first set of operating parameters applicable to operation of a phase-locked loop of the synthesizer in a first mode and defining a second set of operating parameters applicable to operation of the phase-locked loop in a second mode. A first detection signal is generated so as to initiate transition of the phase-locked loop into the second mode. The method further includes configuring, at least in part in response to the first detection signal, the phase-locked loop to operate in accordance with the second set of operating parameters.
    Type: Grant
    Filed: March 1, 2006
    Date of Patent: June 16, 2009
    Assignee: Sequoia Communications
    Inventors: John B. Groe, Paul Lawrence Viani
  • Patent number: 7479815
    Abstract: A divider apparatus for use within a phase-locked loop having an output terminal at which an output frequency is produced. The apparatus includes a prescalar circuit configured to produce a prescaled signal by dividing the output frequency in response to a mode select signal. A first programmable counter is disposed to receive the prescaled signal and to produce the mode select signal. In addition, a second programmable counter is disposed to receive the prescaled signal and to produce a divided signal utilized by the phase-locked loop. The apparatus further includes a control circuit connected to the first programmable counter and to the second programmable counter, the control circuit providing a first resynchronization signal to the first programmable counter and a second resynchronization signal to the second programmable counter.
    Type: Grant
    Filed: March 1, 2006
    Date of Patent: January 20, 2009
    Assignee: Sequoia Communications
    Inventors: John B. Groe, Paul Lawrence Viani