Patents by Inventor Paul Scot Carlile

Paul Scot Carlile has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8299823
    Abstract: Embodiments of the present invention provide an approach for receiving true and complement clock signals at high or low frequencies into inputs of a divide-by-two quadrature divider, and providing true and complement clock signals, which are one-half the measured frequencies of the clock input signals, at the output of the quadrature divider. A tri-state clock mux coupled with combinatorial reset logic, with pull-up and pull-down devices at the output of the tri-sate clock mux, and/or pull-up and pull-down devices between the quadrature divider latches provide a defined logic state during startup at the input of the quadrature divider. The defined logic state ensures the output of the quadrature divider is metastability-free during high frequency application. Specifically, the quadrature divider has two output clock signals that are true and complement with measured frequencies that are one-half of the measured frequencies of the two clock input signals coming into the quadrature divider.
    Type: Grant
    Filed: January 21, 2011
    Date of Patent: October 30, 2012
    Assignee: International Business Machines Corporation
    Inventors: Anirban Banerjee, Paul Scot Carlile, Zhenrong Jin
  • Publication number: 20120187984
    Abstract: Embodiments of the present invention provide an approach for receiving true and complement clock signals at high or low frequencies into inputs of a divide-by-two quadrature divider, and providing true and complement clock signals, which are one-half the measured frequencies of the clock input signals, at the output of the quadrature divider. A tri-state clock mux coupled with combinatorial reset logic, with pull-up and pull-down devices at the output of the tri-sate clock mux, and/or pull-up and pull-down devices between the quadrature divider latches provide a defined logic state during startup at the input of the quadrature divider. The defined logic state ensures the output of the quadrature divider is metastability-free during high frequency application. Specifically, the quadrature divider has two output clock signals that are true and complement with measured frequencies that are one-half of the measured frequencies of the two clock input signals coming into the quadrature divider.
    Type: Application
    Filed: January 21, 2011
    Publication date: July 26, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Anirban Banerjee, Paul Scot Carlile, Zhenrong Jin
  • Patent number: 5708388
    Abstract: A semiconductor chip incorporating a current generating circuit that will both power-down selected circuitry during inactive or standby periods and yet maintain a bias current to other parts of the chip. More specifically, the current generating circuit has output lines for providing output currents that mirror the current source during chip power-on operation periods. During chip power-down operation periods, the current generating circuit uses a current bias generator to supply current only to circuits needing to be operational during a partial chip operational mode.
    Type: Grant
    Filed: June 24, 1996
    Date of Patent: January 13, 1998
    Assignee: International Business Machines Corporation
    Inventor: Paul Scot Carlile