Patents by Inventor Paul V. Starenas

Paul V. Starenas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7799615
    Abstract: Power conversion apparatus can include a circuit board with power conversion circuitry and a package. The package may be formed by encapsulating areas of the circuit board assembly either before or after the interface contacts are attached to the circuit board. A method for encapsulating two sides of a substrate can include providing a mold that fills a larger first cavity to create a sealing force on a smaller second cavity. The encapsulant flows through the first cavity into the second cavity. A thermal extender can include a surface for mounting a heat dissipating power converter and a surface for mating with an external circuit board. Interface conductors may mate with contacts on the heat dissipating power converter and with conductive regions on the external circuit board. A heat sink may be thermally coupled to remove heat generated by the power converter.
    Type: Grant
    Filed: January 15, 2008
    Date of Patent: September 21, 2010
    Assignee: VLT, Inc.
    Inventors: Patrizio Vinciarelli, Michael B. LaFleur, Charles I. McCauley, Paul V. Starenas
  • Patent number: 7361844
    Abstract: Power conversion apparatus includes a circuit board with power conversion circuitry and a package having an upper portion and a lower portion that respectively enclose circuitry on a top surface and a bottom surface of the circuit board. The lower portion encloses a smaller region than that enclosed by the upper portion. The regions are arranged to define an overhang region on the bottom surface of the circuit board. Interface contacts are provided on the bottom surface in the overhang region for making electrical connections to the circuit board. A thermal extender includes a surface for mounting a heat dissipating power converter and a surface for mating with an external circuit board. Interface conductors mate with contacts on the power converter and with conductive regions on the external circuit board. A heat sink is thermally coupled to remove heat generated by the power converter.
    Type: Grant
    Filed: November 25, 2002
    Date of Patent: April 22, 2008
    Assignee: VLT, Inc.
    Inventors: Patrizio Vinciarelli, Michael B. Lafleur, Charles I. McCauley, Paul V. Starenas
  • Patent number: 7112467
    Abstract: Structure and method for temporarily holding at least one integrated circuit chip during packaging thereof are presented. A support plate has a release film secured to a main surface thereof. The support plate and release film allow UV light to pass therethrough. A UV curable chip adhesive is disposed over the release film for holding the at least one integrated circuit chip. After placement of the at least one integrated circuit chip in the UV curable chip adhesive, the UV curable chip adhesive is cured by UV light shone through the support plate and release film. As one example, the release film includes a UV release adhesive and the UV curable chip adhesive and UV release adhesive have a differential response to UV light which allows curing of the UV curable chip attach without release of the UV release adhesive.
    Type: Grant
    Filed: November 15, 2004
    Date of Patent: September 26, 2006
    Assignee: EPIC Technologies, Inc.
    Inventors: Charles W. Eichelberger, Paul V. Starenas
  • Patent number: 7038917
    Abstract: An interconnect architecture in which a substrate such as a printed circuit board includes multiple conductive layers separated by one or more interposed insulating layers, the conductive layers being adapted to receive a high density array of interconnect elements such as a ball grid array (BGA). In certain preferred embodiments, a printed circuit board may provide a very low resistance interconnect forming the drain and source terminals of a lateral power MOSFET device incorporating a high density array of alternating source and drain interconnect elements, such as a BGA. In such embodiments, source and drain currents may be routed on different conductive layers separated by one or more interposed insulating layers. The upper conductive layer may include laterally non-conductive regions accommodating conductive columns that are connected to the lower conductive layer.
    Type: Grant
    Filed: December 27, 2002
    Date of Patent: May 2, 2006
    Assignee: VLT, Inc.
    Inventors: Patrizio Vinciarelli, Charles I. McCauley, Paul V. Starenas
  • Publication number: 20040125577
    Abstract: An interconnect architecture in which a substrate such as a printed circuit board includes multiple conductive layers separated by one or more interposed insulating layers, the conductive layers being adapted to receive a high density array of interconnect elements such as a ball grid array (BGA). In certain preferred embodiments, a printed circuit board may provide a very low resistance interconnect forming the drain and source terminals of a lateral power MOSFET device incorporating a high density array of alternating source and drain interconnect elements, such as a BGA. In such embodiments, source and drain currents may be routed on different conductive layers separated by one or more interposed insulating layers. The upper conductive layer may include laterally non-conductive regions accommodating conductive columns that are connected to the lower conductive layer.
    Type: Application
    Filed: December 27, 2002
    Publication date: July 1, 2004
    Inventors: Patrizio Vinciarelli, Charles I. McCauley, Paul V. Starenas
  • Publication number: 20040100778
    Abstract: Power conversion apparatus includes a circuit board with power conversion circuitry and a package. The package includes an upper portion that encloses circuitry on a top surface of the circuit board and a lower portion that encloses circuitry on a bottom surface of the circuit board. The lower portion encloses a region on the circuit board that is smaller than the region enclosed by the upper portion and is arranged to define an overhang region on the bottom surface of the circuit board. The overhang region preferably extends along two or more sides of the periphery of the bottom surface. Interface contacts are provided on the bottom surface in the overhang region for making electrical connections to the circuit board. The power conversion apparatus may be mounted in an aperture in an external circuit board or may be mounted horizontally or vertically to the external board using an interconnect extender.
    Type: Application
    Filed: November 25, 2002
    Publication date: May 27, 2004
    Inventors: Patrizio Vinciarelli, Michael B. Lafleur, Charles I. McCauley, Paul V. Starenas
  • Patent number: D505114
    Type: Grant
    Filed: April 22, 2003
    Date of Patent: May 17, 2005
    Assignee: VLT, Inc.
    Inventors: Patrizio Vinciarelli, Michael B. Lafleur, Charles I. McCauley, Paul V. Starenas
  • Patent number: D509472
    Type: Grant
    Filed: February 3, 2003
    Date of Patent: September 13, 2005
    Assignee: VLT Corporation
    Inventors: Patrizio Vinciarelli, Michael B. Lafleur, Charles I. McCauley, Paul V. Starenas