Patents by Inventor Paul Zavalney

Paul Zavalney has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11374600
    Abstract: In one example, an apparatus includes: a radio frequency (RF) receiver to receive an RF signal; a media access control (MAC) circuit to receive data and output MAC-processed data according to a clock signal that is phase delayed with respect to a source clock signal when the RF receiver is active; and an interference mitigation circuit to receive the MAC-processed data and provide the MAC-processed data to a physical circuit resynchronized to the source clock signal.
    Type: Grant
    Filed: January 28, 2021
    Date of Patent: June 28, 2022
    Assignee: Silicon Laboratories Inc.
    Inventors: Thomas Saroshan David, Michael Johnson, Paul Zavalney
  • Patent number: 11262786
    Abstract: A circuit for compensating for data delay is disclosed. The circuit utilizes an internal clock signal. This internal clock signal passes through an I/O buffer to become an external clock. This external clock is then passed through the I/O buffer to create the return clock signal. This difference between the internal clock signal and the return clock signal is defined as I/O delay. In certain embodiments, this I/O delay may be more than one clock period, which typically causes incorrect operation of synchronous logic. The present circuit allows for a I/O delay of N clock periods, wherein N is greater than one, through a novel approach to capturing and synchronizing the return data. This allows high speed microcontrollers to utilize lower speed I/O buffers to reduce interference, or allows these microcontrollers to interface with slower external devices.
    Type: Grant
    Filed: December 16, 2020
    Date of Patent: March 1, 2022
    Assignee: Silicon Laboratories Inc.
    Inventors: Hegong Wei, Brian Brunn, Paul Zavalney
  • Publication number: 20200373930
    Abstract: In one embodiment, an apparatus includes: a digital-to-analog converter (DAC) circuit having a digital portion to receive a digital value and an analog portion to generate an analog voltage based on the digital value; and a refresh circuit coupled to the DAC circuit to clock gate provision of a first clock signal to the DAC circuit when the digital portion is inactive.
    Type: Application
    Filed: May 21, 2019
    Publication date: November 26, 2020
    Inventors: Mudit Srivastava, Paul Zavalney, William Durbin
  • Patent number: 10848165
    Abstract: In one embodiment, an apparatus includes: a digital-to-analog converter (DAC) circuit having a digital portion to receive a digital value and an analog portion to generate an analog voltage based on the digital value; and a refresh circuit coupled to the DAC circuit to clock gate provision of a first clock signal to the DAC circuit when the digital portion is inactive.
    Type: Grant
    Filed: May 21, 2019
    Date of Patent: November 24, 2020
    Assignee: Silicon Laboratories Inc.
    Inventors: Mudit Srivastava, Paul Zavalney, William Durbin
  • Patent number: 10180839
    Abstract: An apparatus includes a processor and a loop cache coupled to the processor. The loop cache provides to the processor instructions corresponding to a loop in the instructions. The loop cache includes a persistence counter.
    Type: Grant
    Filed: March 4, 2016
    Date of Patent: January 15, 2019
    Assignee: Silicon Laboratories Inc.
    Inventors: Mark W. Johnson, Paul Zavalney, Marius Grannæs, Oeivind A. G. Loe
  • Publication number: 20170255467
    Abstract: An apparatus includes a processor and a loop cache coupled to the processor. The loop cache provides to the processor instructions corresponding to a loop in the instructions. The loop cache includes a persistence counter.
    Type: Application
    Filed: March 4, 2016
    Publication date: September 7, 2017
    Inventors: Mark W. Johnson, Paul Zavalney, Marius Grannæs, Oeivind A. G. Loe
  • Patent number: 9106176
    Abstract: A motor control apparatus to control a motor external to the motor control apparatus includes a microcontroller unit (MCU). The MCU includes mixed signal motor control circuitry adapted to perform back electromotive force (EMF) motor control in a first mode of operation. The mixed signal motor control circuitry is further adapted to perform field oriented control (FOC) in a second mode of operation.
    Type: Grant
    Filed: December 30, 2012
    Date of Patent: August 11, 2015
    Assignee: Silicon Laboratories Inc.
    Inventors: Kenneth A Berringer, Axel Thomsen, Pedro Pachuca, Brent Wilson, Jinwen Xiao, Scott Willingham, Kenneth W Fernald, Paul Zavalney
  • Publication number: 20140184116
    Abstract: A motor control apparatus to control a motor external to the motor control apparatus includes a microcontroller unit (MCU). The MCU includes mixed signal motor control circuitry adapted to perform back electromotive force (EMF) motor control in a first mode of operation. The mixed signal motor control circuitry is further adapted to perform field oriented control (FOC) in a second mode of operation.
    Type: Application
    Filed: December 30, 2012
    Publication date: July 3, 2014
    Applicant: Silicon Laboratories Inc.
    Inventors: Kenneth A. Berringer, Axel Thomsen, Pedro Pachuca, Brent Wilson, Jinwen Xiao, Scott Willingham, Kenneth W. Fernald, Paul Zavalney