Patents by Inventor Pavlina Ennghillis

Pavlina Ennghillis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5835543
    Abstract: A digital desynchronizer device (10) includes an elastic store unit (12) that receives data in an asynchronous manner and synchronously transmits the data in response to a synchronization clock generated by a clock generator (14). The clock generator (14) operates off of a reference oscillator unit (16). The clock generator (14) generates the synchronization clock signal in response to pointer adjustments identified by a pointer movement unit (18). The clock generator (14) also generates the synchronization clock signal in response to mapping jitter identified by a mapping unit (20). The pointer movement unit (18) and the mapping unit (20) identify pointer adjustments and mapping jitter, respectively, independent of each other. The clock generator (14) adjusts a width of a specific pulse bit in response to pointer adjustments identified by the pointer movement unit (18).
    Type: Grant
    Filed: July 16, 1997
    Date of Patent: November 10, 1998
    Assignee: DSC Communications Corporation
    Inventors: Anthony Mazzurco, Ioan V. Teodorescu, Stewart W. Shankel, III, Richard C. Witinski, Pavlina Ennghillis, Harry W. Hartjes
  • Patent number: 5699391
    Abstract: A digital desynchronizer device (10) includes an elastic store unit (12) that receives data in an asynchronous manner and synchronously transmits the data in response to a synchronization clock generated by a clock generator (14). The clock generator (14) operates off of a reference oscillator unit (16). The clock generator (14) generates the synchronization clock signal in response to pointer adjustments identified by a pointer movement unit (18). The clock generator (14) also generates the synchronization clock signal in response to mapping jitter identified by a mapping unit (20). The pointer movement unit (18) and the mapping unit (20) identify pointer adjustments and mapping jitter, respectively, independent of each other. The clock generator (14) adjusts a width of a specific pulse bit in response to pointer adjustments identified by the pointer movement unit (18).
    Type: Grant
    Filed: May 31, 1995
    Date of Patent: December 16, 1997
    Assignee: DSC Communications Corporation
    Inventors: Anthony Mazzurco, Ioan V. Teodorescu, Stewart W. Shankel, III, Richard C. Witinski, Pavlina Ennghillis, Harry W. Hartjes
  • Patent number: 4878174
    Abstract: A general purposes architecture for a digital microcomputer, which includes a central processing unit, random access memory, user-defined dedicated functions and an optional programmable read only memory. Instructions are fetched either externally or from the optional ROM. Data can be fetched externally or internally. Each instruction fetched is interpreted by a general-purpose microengine. The architecture is flexible enough to permit the modular addition, deletion and modification of dedicated functions and macroinstructions (including changes in execution timing and decoding), as well as the testing of memory independently from the rest of the architecture.
    Type: Grant
    Filed: November 3, 1987
    Date of Patent: October 31, 1989
    Assignee: LSI Logic Corporation
    Inventors: Daniel Watkins, Jimmy Wong, Pavlina Ennghillis