Patents by Inventor Pei-Ing Paul Lee

Pei-Ing Paul Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6211006
    Abstract: The present invention relates to a method of forming a trench-type capacitor. More particularly, the plate areas of the trench-type capacitor are increased according to the present invention.
    Type: Grant
    Filed: November 5, 1999
    Date of Patent: April 3, 2001
    Assignee: Nanya Technology Corporation
    Inventors: Hsin-Chuan Tsai, Yi-Nan Chen, Pei-Ing Paul Lee
  • Patent number: 6117726
    Abstract: A method of making a trench capacitor including the following steps: forming a first trench of predetermined depth into a semiconductor substrate; forming an electrode plate on the side-wall of a bottom of the first trench; forming a dielectric layer on the electrode plate; forming a first conductive portion on the dielectric layer, wherein the first conductive portion fills the bottom of the first trench to form a second trench; forming an insulation layer to fill the bottom portion of the second trench to make a third trench in the second trench; forming a conductive spacer along the side-wall of the third trench; etching the insulation layer using the conductive spacer as a mask to form a forth trench; and then filling the forth trench with a conductive material.
    Type: Grant
    Filed: June 7, 1999
    Date of Patent: September 12, 2000
    Assignee: Nan Ya Technology Corporation
    Inventors: Hsin-Chuan Tsai, Pei-Ing Paul Lee
  • Patent number: 5872390
    Abstract: A fuse window structure and method for forming the same for a semiconductor device with a fuse and a cutting site on the fuse, the structure having (1) a first oxide region substantially in register with the cutting site, the first oxide region having a first thickness, (2) a second oxide region substantially in register with a first land generally surrounding the cutting site, the first land generally in register with the fuse, the second region having a second thickness, and (3) a third oxide region substantially in register with a second land generally surrounding the fuse, the third region having a third thickness different than the first thickness. Different fuse window structures are formed by using etch stops with different configurations, each configuration differing with regard to coverage of the three oxide regions.
    Type: Grant
    Filed: August 14, 1997
    Date of Patent: February 16, 1999
    Assignee: International Business Machines Corporation
    Inventors: Pei-Ing Paul Lee, William Alan Klaasen, Alexander Mitwalsky
  • Patent number: 5798301
    Abstract: A multilayer interconnect structure for a semiconductor integrated circuit comprising a base layer of titanium, a second layer of titanium nitride, a third layer of an aluminum alloy and a top layer of titanium nitride. All of the layers contained within the multilayer interconnect structure are deposited by in-situ deposition in an ultra-high vacuum deposition system. The different layers deposited in the deposition system are conducted consecutively without a disruption to the vacuum. Although each layer in the multilayer interconnect structure are deposited within the integrated ultra-high vacuum deposition system, with multiple deposition chambers, the deposition of the different layers is conducted at different temperatures. The time to the electromigration failure of the multilayer interconnect structure, caused by the electromigration of the aluminum alloy, is greatly increased by depositing the aluminum alloy layer at a temperature in excess of 300.degree. C. and preferably between 350.degree. C.
    Type: Grant
    Filed: April 29, 1997
    Date of Patent: August 25, 1998
    Assignees: Siemens Aktiengesellschaft, International Business Machines Corporation
    Inventors: Pei-Ing Paul Lee, Bernd Vollmer, Darryl Restaino, Bill Klaasen
  • Patent number: 5760475
    Abstract: The present invention provides a conductive structure for use in semiconductor devices. The structure can be used to interconnect the various diffusion regions or electrodes of devices formed on a processed semiconductor substrate to a layer of metal, to interconnect overlying layers of metal or to provide the gate electrode of an FET device formed on the surface of a semiconductor substrate. Various embodiments of the invention are described, but in broad form the active metallurgy of the present invention comprises a thin continuous layer to titanium--titanium nitride and a thick layer of a refractory metal, e.g. tungsten, overlying the titanium nitride layer.
    Type: Grant
    Filed: November 14, 1994
    Date of Patent: June 2, 1998
    Assignee: International Business Machines Corporation
    Inventors: John Edward Cronin, Carter Welling Kaanta, Michael Albert Leach, Pei-ing Paul Lee
  • Patent number: 5641992
    Abstract: A multilayer interconnect structure for a semiconductor integrated circuit comprising a base layer of titanium, a second layer of titanium nitride, a third layer of an aluminum alloy and a top layer of titanium nitride. All of the layers contained within the multilayer interconnect structure are deposited by in-situ deposition in an ultra-high vacuum deposition system. The different layers deposited in the deposition system are conducted consecutively without a disruption to the vacuum. Although each layer in the multilayer interconnect structure are deposited within the integrated ultra-high vacuum deposition system, with multiple deposition chambers, the deposition of the different layers is conducted at different temperatures. The time to the electromigration failure of the multilayer interconnect structure, caused by the electromigration of the aluminum alloy, is greatly increased by depositing the aluminum alloy layer at a temperature in excess of 300.degree. C. and preferably between 350.degree. C.
    Type: Grant
    Filed: August 10, 1995
    Date of Patent: June 24, 1997
    Assignees: Siemens Components, Inc., International Business Machines Corporation
    Inventors: Pei-Ing Paul Lee, Bernd Vollmer, Darryl Restaino, Bill Klaasen