Patents by Inventor Peichen Pan

Peichen Pan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230414571
    Abstract: The present invention provides an application of a small-molecule compound in preparation of an antitumor drug. A series of small-molecule drugs with high brain tumor growth activity inhibitory properties are obtained, are docked to pharmacodynamic analysis of the small-molecule drugs, and do not need to be transferred to other testing platforms.
    Type: Application
    Filed: September 14, 2023
    Publication date: December 28, 2023
    Applicant: SOOCHOW UNIVERSITY
    Inventors: Jian LIU, Rui SHI, Peichen PAN, Rui LV, Zhenhui KANG, Tingjun HOU
  • Patent number: 11604758
    Abstract: Systems and methods for automated systolic array design from a high-level program are disclosed. One implementation of a systolic array design supporting a convolutional neural network includes a two-dimensional array of reconfigurable processing elements arranged in rows and columns. Each processing element has an associated SIMD vector and is connected through a local connection to at least one other processing element. An input feature map buffer having a double buffer is configured to store input feature maps, and an interconnect system is configured to pass data to neighboring processing elements in accordance with a processing element scheduler. A CNN computation is mapped onto the two-dimensional array of reconfigurable processing elements using an automated system configured to determine suitable reconfigurable processing element parameters.
    Type: Grant
    Filed: November 12, 2020
    Date of Patent: March 14, 2023
    Assignee: Xilinx, Inc.
    Inventors: Peng Zhang, Cody Hao Yu, Xuechao Wei, Peichen Pan
  • Publication number: 20210081354
    Abstract: Systems and methods for automated systolic array design from a high-level program are disclosed. One implementation of a systolic array design supporting a convolutional neural network includes a two-dimensional array of reconfigurable processing elements arranged in rows and columns. Each processing element has an associated SIMD vector and is connected through a local connection to at least one other processing element. An input feature map buffer having a double buffer is configured to store input feature maps, and an interconnect system is configured to pass data to neighboring processing elements in accordance with a processing element scheduler. A CNN computation is mapped onto the two-dimensional array of reconfigurable processing elements using an automated system configured to determine suitable reconfigurable processing element parameters.
    Type: Application
    Filed: November 12, 2020
    Publication date: March 18, 2021
    Inventors: Peng Zhang, Cody Hao Yu, Xuechao Wei, Peichen Pan
  • Patent number: 10838910
    Abstract: Systems and methods for automated systolic array design from a high-level program are disclosed. One implementation of a systolic array design supporting a convolutional neural network includes a two-dimensional array of reconfigurable processing elements arranged in rows and columns. Each processing element has an associated SIMD vector and is connected through a local connection to at least one other processing element. An input feature map buffer having a double buffer is configured to store input feature maps, and an interconnect system is configured to pass data to neighboring processing elements in accordance with a processing element scheduler. A CNN computation is mapped onto the two-dimensional array of reconfigurable processing elements using an automated system configured to determine suitable reconfigurable processing element parameters.
    Type: Grant
    Filed: April 25, 2018
    Date of Patent: November 17, 2020
    Assignee: FALCON COMPUTING
    Inventors: Peng Zhang, Cody Hao Yu, Xuechao Wei, Peichen Pan
  • Publication number: 20180314671
    Abstract: Systems and methods for automated systolic array design from a high-level program are disclosed. One implementation of a systolic array design supporting a convolutional neural network includes a two-dimensional array of reconfigurable processing elements arranged in rows and columns. Each processing element has an associated SIMD vector and is connected through a local connection to at least one other processing element. An input feature map buffer having a double buffer is configured to store input feature maps, and an interconnect system is configured to pass data to neighboring processing elements in accordance with a processing element scheduler. A CNN computation is mapped onto the two-dimensional array of reconfigurable processing elements using an automated system configured to determine suitable reconfigurable processing element parameters.
    Type: Application
    Filed: April 25, 2018
    Publication date: November 1, 2018
    Inventors: Peng Zhang, Cody Hao Yu, Xuechao Wei, Peichen Pan
  • Patent number: 8881079
    Abstract: An embodiment of a method of high-level synthesis of a dataflow pipeline is disclosed. This embodiment includes obtaining processes from the high-level synthesis of the dataflow pipeline. A schedule for read operations and write operations for first-in, first-out data channels of the processes is determined. A dataflow through the dataflow pipeline for the schedule is determined. An edge-weighted directed acyclic graph for the processes and the dataflow is generated. A longest path in the edge-weighted directed acyclic graph is located. A weight for the longest path is output as an estimate, such as a latency estimate for example, for the dataflow.
    Type: Grant
    Filed: March 12, 2013
    Date of Patent: November 4, 2014
    Assignee: Xilinx, Inc.
    Inventors: Peichen Pan, Chang'an Ye, Kecheng Hao