Patents by Inventor Peimeng WANG

Peimeng WANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11985814
    Abstract: A method for manufacturing a bit line structure includes the following operations. A bit line conductive layer is formed on a surface of a semiconductor substrate, and the bit line conductive layer is partially located in a groove in the surface of the semiconductor substrate. A first protective layer is formed on surfaces of the bit line conductive layer and the semiconductor substrate. A first barrier layer is formed on a surface of the first protective layer. The surface of the first barrier layer is subjected with passivating treatment. A sacrificial layer is formed on the surface of the first barrier layer, and is provided with a filling part filled in the groove. A part, other than the filling part, of the sacrificial layer is cleaned and stripped.
    Type: Grant
    Filed: August 30, 2021
    Date of Patent: May 14, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Ning Xi, Peimeng Wang
  • Publication number: 20230386892
    Abstract: A semiconductor structure is formed by: providing a substrate, wherein an insulation layer, an initial metal conductive layer, an initial sacrifice layer, and a mask layer stacking in sequence are formed on the substrate, wherein the initial sacrifice layer includes a metal oxide layer; forming a metal conductive layer and a sacrifice layer atop the metal conductive layer by etching the initial sacrifice layer and the initial metal conductive layer using an oxygen source gas as an etching gas based on a patterned mask layer; removing the patterned mask layer by performing an ashing process using the oxygen source gas as the etching gas; removing the sacrifice layer as well as a by-product formed during the etching and the ashing process and exposing the metal conductive layer by performing a corrosion process using an alkaline corrosion solution; and forming an isolation structure between adjacent metal conductive layers.
    Type: Application
    Filed: February 9, 2023
    Publication date: November 30, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Peimeng WANG, Ning XI, SHIJIE BAI
  • Publication number: 20230041544
    Abstract: The present application provides a semiconductor structure and a forming method thereof. The method of forming the semiconductor structure includes: forming a capacitor base, the capacitor base including a plurality of capacitor switching structures and an isolation layer located between adjacent capacitor switching structures and covering top surfaces of the capacitor switching structures; removing the isolation layer covering the top surfaces of the capacitor switching structures, and exposing the capacitor switching structures; oxidizing a surface of the capacitor base exposing the capacitor switching structures, and forming an oxide layer; and removing the oxide layer, and exposing the capacitor switching structures.
    Type: Application
    Filed: April 21, 2022
    Publication date: February 9, 2023
    Inventor: Peimeng WANG
  • Publication number: 20230043874
    Abstract: The present disclosure relates to a semiconductor structure and a manufacturing method thereof. The manufacturing method of a semiconductor structure includes: providing a substrate, where a plurality of contact pads are formed on the substrate; depositing a dielectric layer on the substrate, where the dielectric layer fills gaps between the contact pads and covers the contact pads; and etching the dielectric layer through a plasma etching process to expose the contact pads, where an etching gas used in the plasma etching process includes an oxygen-free etching gas. The manufacturing method can avoid the formation of metal oxides on the contact pads, and avoid residual conductive metal particles or metal compounds on surfaces of the contact pads and the adjacent dielectric layers, which is beneficial to ensure the electrical performance of the semiconductor structure, thereby improving the use reliability of the semiconductor structure.
    Type: Application
    Filed: April 4, 2022
    Publication date: February 9, 2023
    Inventors: Peimeng WANG, Chi-Wei DAI
  • Publication number: 20230016457
    Abstract: A semiconductor structure formed by the method for forming the semiconductor structure includes: a substrate, on which an insulating layer is formed; metal conductive layers located on the insulating layer; and an isolation structure located between two adjacent ones of the metal conductive layers.
    Type: Application
    Filed: September 22, 2022
    Publication date: January 19, 2023
    Inventors: Peimeng WANG, Ning XI
  • Publication number: 20220052054
    Abstract: A method for manufacturing a bit line structure includes the following operations. A bit line conductive layer is formed on a surface of a semiconductor substrate, and the bit line conductive layer is partially located in a groove in the surface of the semiconductor substrate. A first protective layer is formed on surfaces of the bit line conductive layer and the semiconductor substrate. A first barrier layer is formed on a surface of the first protective layer. The surface of the first barrier layer is subjected with passivating treatment. A sacrificial layer is formed on the surface of the first barrier layer, and is provided with a filling part filled in the groove. A part, other than the filling part, of the sacrificial layer is cleaned and stripped.
    Type: Application
    Filed: August 30, 2021
    Publication date: February 17, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Ning XI, Peimeng WANG