Patents by Inventor Peter A. Stubberud

Peter A. Stubberud has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7173980
    Abstract: An improved complex-IF digital receiver has various improvements. The improved complex-IF digital receiver, for single or dual band applications, preferably synchronizes all of the signals to each other, which may be an integer multiple of each other. For example, the decimation filter, delta-sigma modulator, sensitivity DAC, and other circuits in the receiver can be synchronized. The delta-sigma modulator preferably includes a comparator whose input is coupled to a sensitivity DAC or synchronous dithering circuit. Ideally, the sensitivity DAC forces the comparator to trigger at every clock cycle and reduces the effect of hysteresis and offset at the input of the comparator. The receiver includes a translation circuit that translates an intermediate frequency signal to baseband, where the translation circuit preferably operates a translation ratio that is a multiple of 4.
    Type: Grant
    Filed: September 20, 2002
    Date of Patent: February 6, 2007
    Assignee: DiTrans IP, Inc.
    Inventors: Wesley K. Masenten, Keith Soo Hoo, Peter Stubberud, Thang Victor Dinh, Elias Dagher
  • Publication number: 20040057534
    Abstract: An improved complex-IF digital receiver has various improvements. The improved complex-IF digital receiver, for single or dual band applications, preferably synchronizes all of the signals to each other, which may be an integer multiple of each other. For example, the decimation filter, delta-sigma modulator, sensitivity DAC, and other circuits in the receiver can be synchronized. The delta-sigma modulator preferably includes a comparator whose input is coupled to a sensitivity DAC or synchronous dithering circuit. Ideally, the sensitivity DAC forces the comparator to trigger at every clock cycle and reduces the effect of hysteresis and offset at the input of the comparator. The receiver includes a translation circuit that translates an intermediate frequency signal to baseband, where the translation circuit preferably operates a translation ratio that is a multiple of 4.
    Type: Application
    Filed: September 20, 2002
    Publication date: March 25, 2004
    Applicant: Ditrans Corporation
    Inventors: Wesley K. Masenten, Keith Soo Hoo, Peter A. Stubberud, Thang Victor Dinh, Elias H. Dagher